电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V3558XS133PFGI8

产品描述ZBT SRAM, 256KX18, 4.2ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, ROHS COMPLIANT, PLASTIC, MO-136DJ, TQFP-100
产品类别存储    存储   
文件大小642KB,共28页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

71V3558XS133PFGI8概述

ZBT SRAM, 256KX18, 4.2ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, ROHS COMPLIANT, PLASTIC, MO-136DJ, TQFP-100

71V3558XS133PFGI8规格参数

参数名称属性值
是否Rohs认证符合
零件包装代码QFP
包装说明14 X 20 MM, 1.40 MM HEIGHT, ROHS COMPLIANT, PLASTIC, MO-136DJ, TQFP-100
针数100
Reach Compliance Codeunknown
ECCN代码3A991
最长访问时间4.2 ns
其他特性PIPELINED ARCHITECTURE
最大时钟频率 (fCLK)133 MHz
I/O 类型COMMON
JESD-30 代码R-PQFP-G100
JESD-609代码e3
长度20 mm
内存密度4718592 bit
内存集成电路类型ZBT SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量100
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织256KX18
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP100,.63X.87
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
电源3.3 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.045 A
最小待机电流3.14 V
最大压摆率0.31 mA
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Matte Tin (Sn) - annealed
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
128K x 36, 256K x 18
3.3V Synchronous ZBT SRAMs
3.3V I/O, Burst Counter
Pipelined Outputs
IDT71V3556S/XS
IDT71V3558S/XS
IDT71V3556SA/XSA
IDT71V3558SA/XSA
Features
128K x 36, 256K x 18 memory configurations
Supports high performance system speed - 200 MHz
(3.2 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
Positive clock-edge triggered address, data, and control
signal registers for fully pipelined applications
4-word burst capability (interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%), 3.3V I/O Supply (V
DDQ)
Optional- Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA)
The IDT71V3556/58 are 3.3V high-speed 4,718,592-bit (4.5 Mega-
bit) synchronous SRAMS. They are designed to eliminate dead bus
cycles when turning the bus around between reads and writes, or
writes and reads. Thus, they have been given the name ZBT
TM
, or
Zero Bus Turnaround.
Address and control signals are applied to the SRAM during one
clock cycle, and two cycles later the associated data cycle occurs, be it
read or write.
The IDT71V3556/58 contain data I/O, address and control signal
registers. Output enable is the only asynchronous signal and can be used
to disable the outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V3556/58
to be suspended as long as necessary. All synchronous inputs are
ignored when (CEN) is high and the internal device registers will hold
their previous values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the user
to deselect the device when desired. If any one of these three are not
asserted when ADV/LD is low, no new memory operation can be
initiated. However, any pending data transfers (reads or writes) will be
completed. The data bus will tri-state two cycles after chip is deselected
or a write is initiated.
Description
Pin Description Summary
A
0
-A
17
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance burst address / Load new address
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Synchronous
Synchronous
Static
Static
5281 tbl 01
FEBRUARY
2009
1
©2006 Integrated Device Technology, Inc.
DSC-5281/09
新型LED灯泡内部构造揭秘(一):灯泡的下半部为散热部件(转)
33905 以发光二极管(LED)为光源的照明器具凭借功耗低、寿命长的特点逐渐开始在市场上渗透。其中,意欲替代白炽灯泡、灯泡型荧光灯等传统灯泡的灯泡型LED 照明(以下,简称LED灯泡)近来更 ......
阿cat 电源技术
AC97音频设备上,MIC 接口 和 LINE IN 接口有何不同?
AC97音频设备上,MIC 接口 和 LINE IN 接口有何不同? 要搞语音识别,音频输入设备应接到什么接口?...
ytpen 嵌入式系统
有没有用过单片机和编码器一起的?
通过转编码器在1602上显示出转的圈数?...
sunwom 单片机
开关电源共模电感计算其实并不难!
电感器作为磁性元件的重要组成部分,被广泛应用于电力电子线路中。尤其在电源电路中更是不可或缺的部分。如工业控制设备中的电磁继电器,电力系统之电功计量表(电度表)。开关电源设备输入和输 ......
Aguilera 能源基础设施
天线工程师、射频工程师或者测试工程师这几个职业是不是电磁辐射很大,对身体危害很大
下半年要读研究生了,导师研究的方向是多功能材料小型化移动终端天线、滤波器、微波器件等方向,毕业以后想做一个天线工程师、射频工程师或者测试工程师,但又听说这几个行业电磁辐射很厉害,对 ......
BlackMamba24 无线连接
在CCS / LINUX上编译DSP的x64P
折腾了一个多星期了,没弄明白,所以发帖。 要求写一个IMGENC和一个IMGDEC,想请教几个问题如下: 1,查资料说必须先用CCS产生一个.a64P,这是必须的吗?能不能直接在CODEC的PROCESS里面写 ......
xingjutongxin Linux开发

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 252  2280  2335  1783  1584  17  36  21  12  57 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved