电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

HYB39S64400

产品描述64 MBit Synchronous DRAM
文件大小656KB,共53页
制造商SIEMENS
官网地址http://www.infineon.com/
下载文档 全文预览

HYB39S64400概述

64 MBit Synchronous DRAM

文档预览

下载PDF文档
HYB39S64400/800/160AT(L)
64MBit Synchronous DRAM
64 MBit Synchronous DRAM
High Performance:
-8
fCK
max.
tCK3
tAC3
tCK2
tAC2
125
8
6
10
6
-8B
100
10
6
12
7
-10
100
10
7
15
8
Units
MHz
ns
ns
ns
ns
Multiple Burst Read with Single Write
Operation
Automatic
Command
and
Controlled
Precharge
Data Mask for Read / Write control (x4, x8)
Data Mask for byte control (x16)
Auto Refresh (CBR) and Self Refresh
Suspend Mode and Power Down Mode
4096 refresh cycles / 64 ms
Random Column Address every CLK
( 1-N Rule)
Single 3.3V +/- 0.3V Power Supply
LVTTL Interface version
Plastic Packages:
P-TSOPII-54 400mil width (x4, x8, x16)
-8 version for PC100 2-2-2 applications
-8B version for PC100 3-2-3 applications
Fully Synchronous to Positive Clock Edge
0 to 70
°C
operating temperature
Four Banks controlled by BA0 & BA1
Programmable CAS Latency: 2 & 3
Programmable Wrap Sequence: Sequential
or Interleave
Programmable Burst Length: 1, 2, 4, 8
full page (optional) for sequential wrap
around
The HYB39S64400/800/160AT are four bank Synchronous DRAM’s organized as 4 banks x 4MBit
x4, 4 banks x 2MBit x8 and 4 banks x 1Mbit x16 respectively. These synchronous devices achieve
high speed data transfer rates by employing a chip architecture that prefetches multiple bits and
then synchronizes the output data to a system clock. The chip is fabricated with SIEMENS’
advanced quarter micron 64MBit DRAM process technology.
The device is designed to comply with all JEDEC standards set for synchronous DRAM products,
both electrically and mechanically. All of the control, address, data input and output circuits are
synchronized with the positive edge of an externally supplied clock.
Operating the four memory banks in an interleave fashion allows random access operation to occur
at higher rate than is possible with standard DRAMs. A sequential and gapless data rate is possible
depending on burst length, CAS latency and speed grade of the device.
Auto Refresh (CBR) and Self Refresh operation are supported. These devices operates with a
single 3.3V +/- 0.3V power supply and are available in TSOPII packages.
The -8 version of this product is best suited for use on a 100 Mhz bus for both CAS latencies 2 & 3.
Semiconductor Group
1
10.98

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 569  1440  2445  2793  1023  47  13  19  2  27 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved