电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

HYB39S16800AT-8

产品描述16 MBit Synchronous DRAM
产品类别存储    存储   
文件大小149KB,共22页
制造商SIEMENS
官网地址http://www.infineon.com/
下载文档 详细参数 全文预览

HYB39S16800AT-8概述

16 MBit Synchronous DRAM

HYB39S16800AT-8规格参数

参数名称属性值
厂商名称SIEMENS
零件包装代码TSSOP
包装说明,
针数44
Reach Compliance Codeunknow
ECCN代码EAR99
访问模式DUAL BANK PAGE BURST
最长访问时间8 ns
其他特性AUTO/SELF REFRESH
JESD-30 代码R-PDSO-G44
内存密度16777216 bi
内存集成电路类型SYNCHRONOUS DRAM
内存宽度8
功能数量1
端口数量1
端子数量44
字数2097152 words
字数代码2000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织2MX8
封装主体材料PLASTIC/EPOXY
封装形状RECTANGULAR
封装形式SMALL OUTLINE
认证状态Not Qualified
自我刷新YES
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式GULL WING
端子位置DUAL

文档预览

下载PDF文档
16 MBit Synchronous DRAM
(second generation)
Advanced Information
• High Performance:
CAS latency = 3
-8
125
8
7
-10
100
10
8
Units
MHz
ns
ns
HYB 39S16400/800/160AT-8/-10
• Multiple Burst Read with Single Write
Operation
• Automatic and Controlled Precharge
Command
• Data Mask for Read/Write control (× 4,
×
8)
• Dual Data Mask for byte control (× 16)
• Auto Refresh (CBR) and Self Refresh
• Suspend Mode and Power Down Mode
• 4096 refresh cycles/64 ms
• Random Column Address every CLK
(1-N Rule)
• Single 3.3 V
±
0.3 V Power Supply
• LVTTL Interface versions
• Plastic Packages:
P-TSOPII-44-1 400 mil width (× 4,
×
8)
P-TSOPII-50-1 400 mil width (× 16)
f
CK
t
CK3
t
AC3
• Single Pulsed RAS Interface
• Fully Synchronous to Positive Clock Edge
• 0 to 70
°C
operating temperature
• Dual Banks controlled by A11 (Bank Select)
• Programmable CAS Latency: 1, 2, 3
• Programmable Wrap Sequence: Sequential
or Interleave
• Programmable Burst Length:
1, 2, 4, 8 and full page for Sequential type
1, 2, 4, 8 for Interleave type
The HYB 39S1640x/80x/16xAT are dual bank Synchronous DRAM’s based on the die revisions “B”
and “C” and organized as 2 banks
×
2 MBit
×
4, 2 banks
×
1 MBit
×
8 and 2 banks
×
512 kBit
×
16
respectively. These synchronous devices achieve high speed data transfer rates up to 125 MHz by
employing a chip architecture that prefetches multiple bits and then synchronizes the output data to
a system clock. The chip is fabricated with SIEMENS advanced 16 MBit DRAM process technology.
The device is designed to comply with all JEDEC standards set for synchronous DRAM products,
both electrically and mechanically. All of the control, address, data input and output circuits are
synchronized with the positive edge of an externally supplied clock.
Operating the two memory banks in an interleaved fashion allows random access operation to occur
at higher rate than is possible with standard DRAMs. A sequential and gapless data rate of up to
125 MHz is possible depending on burst length, CAS latency and speed grade of the device.
Auto Refresh (CBR) and Self Refresh operation are supported. These devices operate with a single
3.3 V
±
0.3 V power supply and are available in TSOPII packages.
Semiconductor Group
1
1998-10-01

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1332  989  1178  601  1719  48  55  42  32  38 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved