电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

HYB39S128160CTL-75

产品描述8M X 16 SYNCHRONOUS DRAM, 5.4 ns, PDSO54
产品类别存储   
文件大小360KB,共51页
制造商Infineon(英飞凌)
官网地址http://www.infineon.com/
下载文档 详细参数 全文预览

HYB39S128160CTL-75概述

8M X 16 SYNCHRONOUS DRAM, 5.4 ns, PDSO54

8M × 16 同步动态随机存取存储器, 5.4 ns, PDSO54

HYB39S128160CTL-75规格参数

参数名称属性值
功能数量1
端子数量54
最大工作温度70 Cel
最小工作温度0.0 Cel
最大供电/工作电压3.6 V
最小供电/工作电压3 V
额定供电电压3.3 V
最小存取时间5.4 ns
加工封装描述10.16 × 22.22 MM, 0.80 MM PITCH, 塑料, TSOP2-54
状态DISCONTINUED
包装形状矩形的
包装尺寸SMALL OUTLINE, THIN PROFILE
表面贴装Yes
端子形式GULL WING
端子间距0.8000 mm
端子涂层NOT SPECIFIED
端子位置
包装材料塑料/环氧树脂
温度等级COMMERCIAL
内存宽度16
组织8M × 16
存储密度1.34E8 deg
操作模式同步
位数8.39E6 words
位数8M
存取方式四 BANK PAGE BURST
内存IC类型同步动态随机存取存储器
端口数1

文档预览

下载PDF文档
HYB 39S128400/800/160CT(L)
128-MBit Synchronous DRAM
128-MBit Synchronous DRAM
• High Performance:
-7
-7.5
133
7.5
5.4
10
6
-8
125
8
6
10
6
Units
MHz
ns
ns
ns
ns
• Multiple Burst Read with Single Write
Operation
• Automatic and Controlled Precharge
Command
• Data Mask for Read/Write Control (x4, x8)
• Data Mask for byte control (x16)
• Auto Refresh (CBR) and Self Refresh
• Power Down and Clock Suspend Mode
• 4096 Refresh Cycles / 64 ms
f
CK
t
CK3
t
AC3
t
CK2
t
AC2
143
7
5.4
7.5
5.4
• Single Pulsed RAS Interface
• Fully Synchronous to Positive Clock Edge
• 0 to 70
°
C operating temperature
• Four Banks controlled by BA0 & BA1
• Programmable CAS Latency: 2, 3
• Programmable Wrap Sequence: Sequential
or Interleave
• Programmable Burst Length:
1, 2, 4, 8 and full page
• Random Column Address every CLK
(1-N Rule)
• Single 3.3 V
±
0.3 V Power Supply
• LVTTL Interface
• Plastic Packages:
P-TSOPII-54 400mil x 875 mil width
(x4, x8, x16)
• -7
for PC 133 2-2-2 applications
-7.5 for PC 133 3-3-3 applications
-8
for PC100 2-2-2 applications
The HYB 39S128400/800/160CT are four bank Synchronous DRAM’s organized as 4
banks
×
8MBit x4, 4 banks
×
4MBit x8 and 4 banks
×
2Mbit x16 respectively. These synchronous
devices achieve high speed data transfer rates by employing a chip architecture that prefetches
multiple bits and then synchronizes the output data to a system clock. The chip is fabricated using
the Infineon advanced 0.17 micron process technology.
The device is designed to comply with all industry standards set for synchronous DRAM products,
both electrically and mechanically. All of the control, address, data input and output circuits are
synchronized with the positive edge of an externally supplied clock.
Operating the four memory banks in an interleave fashion allows random access operation to occur
at a higher rate than is possible with standard DRAMs. A sequential and gapless data rate is
possible depending on burst length, CAS latency and speed grade of the device.
Auto Refresh (CBR) and Self Refresh operation are supported. These devices operate with a single
3.3 V
±
0.3 V power supply and are available in TSOPII packages.
INFINEON Technologies
1
9.01

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2915  986  1633  2422  2151  15  34  16  26  6 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved