电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962F-0422903QZX

产品描述FPGA, 1536 CLBS, 320640 GATES, CLGA484, CERAMIC, LGA-484
产品类别可编程逻辑器件    可编程逻辑   
文件大小802KB,共40页
制造商Cobham Semiconductor Solutions
下载文档 详细参数 全文预览

5962F-0422903QZX概述

FPGA, 1536 CLBS, 320640 GATES, CLGA484, CERAMIC, LGA-484

5962F-0422903QZX规格参数

参数名称属性值
厂商名称Cobham Semiconductor Solutions
零件包装代码LGA
包装说明CERAMIC, LGA-484
针数484
Reach Compliance Codeunknown
CLB-Max的组合延迟1.01 ns
JESD-30 代码S-CBGA-BU484
JESD-609代码e0/e4
长度29 mm
可配置逻辑块数量1536
等效关口数量320640
端子数量484
最高工作温度125 °C
最低工作温度-55 °C
组织1536 CLBS, 320640 GATES
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码LGA
封装形状SQUARE
封装形式GRID ARRAY
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
筛选级别MIL-PRF-38535 Class Q
座面最大高度2.95 mm
最大供电电压2.7 V
最小供电电压2.3 V
标称供电电压2.5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子面层TIN LEAD/GOLD
端子形式BUTT
端子节距1.27 mm
端子位置BOTTOM
总剂量300k Rad(Si) V
宽度29 mm
Base Number Matches1

文档预览

下载PDF文档
Standard Products
UT6325 RadHard Eclipse FPGA
Data Sheet
December 2006
www.aeroflex.com/RadHardFPGA
FEATURES
0.25μm, five-layer metal, ViaLink
TM
epitaxial CMOS
process for smallest die sizes
One-time programmable, ViaLink technology for
personalization
Typical performance characteristics -- 120 MHz 16-bit
counters, 120 MHz datapaths, 60+ MHz FIFOs
2.5V core supply voltage, 3.3V I/O supply voltage
Up to 320,000 system gates (non-volatile)
I/Os
- Interfaces with 3.3 volt
- PCI compliant with 3.3 volt
- Full JTAG 1149.1 compliant
- Registered I/O cells with individually controlled enables
Radiation-hardened design; total dose irradiation testing to
MIL-STD-883 Test Method 1019
- Total-dose: 300 krad(Si)
- SEL Immune: >120MeV-cm
2
/mg
- LET
TH
(0.25) MeV-cm
2
/mg:
>42 logic cell flip flops
>64 for embedded SRAM
- Saturated Cross Section (cm2) per bit
5.0E-7 logic cell flip flops
2.0E-7 embedded SRAM
Up to 24 dual-port RadHard SRAM modules, organized in
user-configurable 2,304 bit blocks
- 5ns access times, each port independently accessible
- Fast and efficient for FIFO, RAM, and initialized RAM
functions
100% routable with full logic cell utilization and 100% user
fixed I/O
Variable-grain logic cells provide high performance and
100% utilization
Typical logic utilization = 65-80% (design dependent)
Comprehensive design tools include high quality Verilog/
VHDL synthesis and simulation
QuickLogic IP available for microcontrollers, DRAM
controllers, USART and PCI
Packaged in a 208-pin CQFP, 288 CQFP, 484 CCGA, 484
CLGA, 208 PQFP, 280 PBGA, and 484 PBGA
Standard Microcircuit Drawing 5962-04229
- QML qualified
INTRODUCTION
The RadHard Eclipse Field Programmable Gate Array Family
(FPGA) offers up to 320,000 system gates including Dual-Port
RadHard SRAM modules. It is fabricated on 0.25μm five-layer
metal ViaLink CMOS process and contains a maximum of 1,536
logic cells and 24 dual-port RadHard SRAM modules (see
Figure 1 Block Diagram). Each RAM module has 2,304 RAM
bits, for a maximum total of 55,300 bits. Please reference
product family comparison chart on page 2.
RAM modules are Dual Port (one asynchronous/synchronous
read port, one write port) and can be configured into one of four
modes (see Figure 2). Designers can cascade multiple RAM
modules to increase the depth or width allowed in single
modules by connecting corresponding address lines together and
dividing the words between modules (see Figure 3). This
approach allows a variety of address depths and word widths to
be tailored to a specific application.
The RadHard Eclipse FPGA is available in a 208-pin Cerquad
Flatpack, allowing access to 99 bidirectional signal I/O, 1
dedicated clock, 8 programmable clocks and 16 high drive
inputs. Other package options include a 288 CQFP, 484 CCGA
and a 484 CLGA.
Aeroflex uses QuickLogic Corporation’s licensed ESP
(Embedded Standard Products) technology. QuickLogic is a
pioneer in the FPGA semiconductor and software tools field.
1
大家来看看这波形怎么回事?
这是一个9M的20mv正弦波放大1000多倍后,输出峰峰值约为28V的情况下产生的噪声6M时,没有此噪声10mv峰峰值输入,10v峰峰值输出,也没有此噪声畅所欲言~~90744...
yanghp694557104 模拟电子
TAPI编程,lineGetID返回正确,但是得到的Modem句柄为NULL
HANDLE ONetwork::GetCommPort(int p_iSessionID) { DWORD dwSize = sizeof(VARSTRING); DWORD dwReturn; LPVARSTRING lpVarString =(LPVARSTRING)LocalAlloc(LPTR, dwSize); if(lpVa ......
leonwangmeng 嵌入式系统
频率补偿电路 求思路?
二、要求 1. 基本要求 (1) 按图1所示组装“模拟模块”电路,其中正弦波电压信号发生器可使用普通函数信号发生器。在开关K接Vs的条件下达到如下要求: ① Vs为200Hz、峰峰值为10V时,“模拟 ......
xiao_pang 模拟电子
解析LED无法主导家庭照明的三大原因
  “led进入佛山家居照明领域,就像趴在玻璃上的苍蝇,前途光明但没有出路。”一个曾从事LED市场推广的业务经理抱怨。记者调查发现,在佛山的家居照明市场难觅LED灯倩影,“目前佛山地区LED灯 ......
探路者 消费电子
缝纫机控制器用无刷直流电机转矩脉动的研究
工业缝纫机作为一种机电一体化设备,动力驱动系统是其技术的核心之一,采用无刷直流电机的缝纫机控制器与以前的产品相比,在性能上具有很大优势。本文将针对无刷直流电机转矩脉动带来的一些问题 ......
破茧佼龙 电源技术
Hercules DIY 四:快速编程LED
Hercules DIY 四:快速编程LED 今天这个题目让我想到我出公差时坐的火车,最高的叫高铁,第二档叫动车,第三档叫特快,第四档叫快车,第五档叫普快,第六档叫慢 ......
ddllxxrr 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1992  823  2195  591  1961  10  52  21  15  32 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved