电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962-9084703MTA

产品描述Fast Page DRAM, 1MX4, 80ns, CMOS, CDSO20, LCC-20
产品类别存储    存储   
文件大小809KB,共21页
制造商Micross
官网地址https://www.micross.com
下载文档 详细参数 全文预览

5962-9084703MTA概述

Fast Page DRAM, 1MX4, 80ns, CMOS, CDSO20, LCC-20

5962-9084703MTA规格参数

参数名称属性值
零件包装代码DLCC
包装说明SON, SOLCC20/26,.35
针数20
Reach Compliance Codecompliant
ECCN代码EAR99
访问模式FAST PAGE
最长访问时间80 ns
其他特性RAS ONLY/CAS BEFORE RAS/HIDDEN REFRESH
I/O 类型COMMON
JESD-30 代码R-CDSO-N20
JESD-609代码e0
长度17.145 mm
内存密度4194304 bit
内存集成电路类型FAST PAGE DRAM
内存宽度4
功能数量1
端口数量1
端子数量20
字数1048576 words
字数代码1000000
工作模式SYNCHRONOUS
最高工作温度125 °C
最低工作温度-55 °C
组织1MX4
输出特性3-STATE
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码SON
封装等效代码SOLCC20/26,.35
封装形状RECTANGULAR
封装形式SMALL OUTLINE
电源5 V
认证状态Qualified
刷新周期1024
筛选级别MIL-STD-883
座面最大高度2.032 mm
自我刷新NO
最大待机电流0.004 A
最大压摆率0.09 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子面层TIN LEAD
端子形式NO LEAD
端子节距1.27 mm
端子位置DUAL
宽度8.89 mm
Base Number Matches1

文档预览

下载PDF文档
DRAM
MT4C4001J
1 MEG x 4 DRAM
Fast Page Mode DRAM
AVAILABLE AS MILITARY
SPECIFICATIONS
• SMD 5962-90847
• MIL-STD-883
DQ1
DQ2
WE\
RAS\
A9
A0
A1
A2
A3
Vcc
1
2
3
4
5
6
7
8
9
10
PIN ASSIGNMENT
(Top View)
20-Pin DIP (C, CN)
FEATURES
• Industry standard x4 pinout, timing, functions, and
packages
• High-performance, CMOS silicon-gate process
• Single +5V±10% power supply
• Low-power, 2.5mW standby; 300mW active, typical
• All inputs, outputs, and clocks are fully TTL and CMOS
compatible
• 1,024-cycle refresh distributed across 16ms
• Refresh modes: RAS\-ONLY, CAS\-BEFORE-RAS\ (CBR),
and HIDDEN
• FAST PAGE MODE access cycle
• CBR with WE\ a HIGH (JEDEC test mode capable via
WCBR)
20
19
18
17
16
15
14
13
12
11
Vss
DQ4
DQ3
CAS\
OE\
A8
A7
A6
A5
A4
20-Pin SOJ (ECJ,ECJA),
20-Pin LCC (ECN), &
20-Pin Gull Wing (ECG)
DQ1
DQ2
WE\
RAS\
A9
1
2
3
4
5
26
25
24
23
22
Vss
DQ4
DQ3
CAS\
OE\
20-Pin DIP (CZ)
OE\
DQ3
Vss
DQ2
RAS\
A0
A2
Vcc
A5
A7
1
3
5
7
9
11
13
15
17
19
2
4
6
CAS\
DQ4
DQ1
A0
A1
A2
A3
Vcc
9
10
11
12
13
18
17
16
15
14
A8
A7
A6
A5
A4
8 WE\
10 A9
12 A1
14 A3
16 A4
18 A6
20 A8
OPTIONS
• Timing
70ns access
80ns access
100ns access
120ns access
MARKING
-7
-8
-10
-12
GENERAL DESCRIPTION
The MT4C4001J is a randomly accessed solid-state memory
containing 4,194,304 bits organized in a x4 configuration. Dur-
• Packages
ing READ or WRITE cycles each bit is uniquely addressed
Ceramic DIP (300 mil)
CN
No. 103
through the 20 address bits which are entered 10 bits (A0-
Ceramic DIP (400 mil)
C
No. 104
A9) at a time. RAS\ is used to latch the
rst 10 bits and CAS\
Ceramic LCC*
ECN
No. 202
the later 10 bits. A READ or WRITE cycle is selected with
Ceramic ZIP
CZ
No. 400
the WE\ input. A logic HIGH on WE\ dictates READ mode
Ceramic SOJ
ECJ
No. 504
while a logic LOW on WE\ dictates WRITE mode. During a
Ceramic SOJ w/ Cu J-lead
ECJA No. 504A
WRITE cycle, data-in (D) is latched by the falling edge of WE\
Ceramic Gull Wing
ECG
No. 600
or CAS\, whichever occurs last. If WE\ goes LOW prior to
CAS\ going LOW, the output pin(s) remain open (High-Z) until
*NOTE:
If solder-dip and lead-attach is desired on LCC pack-
the next CAS\ cycle. If WE\ goes LOW after data reaches the
ages, lead-attach must be done prior to the solder-dip opera-
output pin(s), Qs are activated and retain the selected cell data
tion.
as long as CAS\ remains low (regardless of WE\ or RAS\).
This LATE WE\ pulse results in a READ-WRITE cycle. The
four data inputs and four data outputs are routed through four
For more products and information
pins using common I/O and pin direction is controlled by WE\
please visit our web site at
and OE\. FAST-PAGE-MODE operations allow faster data
www.micross.com
operations (READ, WRITE, or READ-MODIFY-WRITE)
within a row address (A0-A9) defined page boundary. The
FAST PAGE MODE
(continued)
MT4C4001J
Rev. 2.3 03/10
Micross Components reserves the right to change products or specifications without notice.
1
SPI的频率
SPI支持的频率范围是多少啊?...
l0700830216 微控制器 MCU
TI 的货物引脚漏铜
请教各位大神, 我们买了一批17+年份的货物, 经检测后QC说是引脚严重漏铜无法使用要求退货。 供应商说这是TI 生产的两种不同质量不同工艺造成的不会影响使用不给退货, 但是我没有在TI 官网上 ......
萌新采购 TI技术论坛
FPGA模块参数化设计方法
请各位丢砖!...
eeleader FPGA/CPLD
PCB设计基础教程
PCB设计基础教程...
hanyujyj 单片机
基于NIMultisim10的有源滤波器的设计与仿真
基于NIMultisim10的有源滤波器的设计与仿真...
linda_xia 模拟与混合信号
手机咋按新帖排序
原来手机上用标准版,还有按新帖排序,现在没有标准版了,用触屏版,咋弄才能按新帖排序啊。毕竟潜水太久了,还是要出来混点芯币,过节好换东西O(∩_∩)O...
shihuntaotie 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1095  2646  1867  1539  2089  23  54  38  31  43 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved