电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

HI-3583ACJI

产品描述Serial I/O Controller, 2 Channel(s), 0.0152587890625MBps, CMOS, CQCC52, CERAMIC, QUAD-52
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小120KB,共17页
制造商Holt Integrated Circuits
官网地址http://www.holtic.com/
下载文档 详细参数 全文预览

HI-3583ACJI概述

Serial I/O Controller, 2 Channel(s), 0.0152587890625MBps, CMOS, CQCC52, CERAMIC, QUAD-52

HI-3583ACJI规格参数

参数名称属性值
是否Rohs认证不符合
零件包装代码QFN
包装说明QCCJ, LDCC52,.8SQ
针数52
Reach Compliance Codecompliant
ECCN代码7A994
其他特性ALSO REQUIRES 10 V SUPPLY
地址总线宽度
边界扫描NO
最大时钟频率1 MHz
最大数据传输速率0.0152587890625 MBps
外部数据总线宽度16
JESD-30 代码S-CQCC-J52
JESD-609代码e0
长度19.05 mm
低功率模式NO
串行 I/O 数2
端子数量52
最高工作温度85 °C
最低工作温度-40 °C
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码QCCJ
封装等效代码LDCC52,.8SQ
封装形状SQUARE
封装形式CHIP CARRIER
峰值回流温度(摄氏度)225
电源3.3,+-10 V
认证状态Not Qualified
座面最大高度4.826 mm
最大压摆率10 mA
最大供电电压3.45 V
最小供电电压3.15 V
标称供电电压3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn/Pb)
端子形式J BEND
端子节距1.27 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度19.05 mm
uPs/uCs/外围集成电路类型SERIAL IO/COMMUNICATION CONTROLLER, SERIAL
Base Number Matches1

文档预览

下载PDF文档
HI-3582A, HI-3583A
July 2013
ARINC 429
3.3V Terminal IC with High-Speed Interface
APPLICATIONS
Avionics data communication
Serial to parallel conversion
Parallel to serial conversion
GENERAL DESCRIPTION
The HI-3582A/HI-3583A from Holt Integrated Circuits are
silicon gate CMOS devices for interfacing a 16-bit parallel
data bus directly to the ARINC 429 serial bus. The
HI-3582A/HI-3583A design offers a high-speed host CPU
interface compared with the earlier HI-3582/HI-3583
products. The device provides two receivers each with
label recognition, 32 by 32 FIFO, and analog line receiver.
Up to 16 labels may be programmed for each receiver.
The independent transmitter has a 32 X 32 FIFO and a
built-in line driver. The status of all three FIFOs can be
monitored using the external status pins, or by polling the
HI-3582A/HI-3583A status register. Other features include
a programmable option of data or parity in the 32nd bit,
and the ability to unscramble the 32 bit word. Also,
versions are available with different values of input
resistance and output resistance to allow users to more
easily add external lightning protection circuitry.
The 16-bit parallel data bus exchanges the 32-bit ARINC
data word in two steps when either loading the transmitter
or interrogating the receivers. The databus and all control
signals are 3.3V CMOS compatible.
The HI-3582A/HI-3583A apply the ARINC protocol to the
receivers and transmitter. Timing is based on a 1 Mega-
hertz clock.
PIN CONFIGURATIONS
(Top View)
(See page 14 for additional pin configuration)
See Note below
64 - N/C
63 - RIN2B
62 - RIN2A
61 - RIN1B
60 - RIN1A
59 - N/C
58 - VDD
57 - VDD
56 - VDD
55 - N/C
54 - TEST
53 - MR
52 - TXCLK
51 - CLK
50 - RSR
49 - N/C
N/C - 1
D/R1 - 2
FF1 - 3
HF1 - 4
D/R2 - 5
FF2 - 6
HF2 - 7
SEL - 8
EN1 - 9
EN2 - 10
N/C - 11
BD15 - 12
BD14 - 13
BD13 - 14
BD12 - 15
BD11 - 16
HI-3582APCI
HI-3582APCT
HI-3582APCM
&
HI-3583APCI
HI-3583APCT
HI-3583APCM
N/C - 17
BD10 - 18
BD09 - 19
BD08 - 20
BD07 - 21
BD06 - 22
GND - 23
N/C - 24
N/C - 25
N/C - 26
N/C - 27
BD05 - 28
BD04 - 29
BD03 - 30
BD02 - 31
N/C - 32
48 - CWSTR
47 - ENTX
46 - N/C
45 - V+
44 - TXBOUT
43 - TXAOUT
42 - V-
41 - N/C
40 - FFT
39 - HFT
38 - TX/R
37 - PL2
36 - PL1
35 - BD00
34 - BD01
33 - N/C
(Note: All 3 VDD pins must be connected to the same 3.3V supply)
64 - Pin Plastic 9mm x 9mm
Chip-Scale Package
52 - D/R1
51 - RIN2B
50 - RIN2A
49 - RIN1B
48 - RIN1A
47 - VDD
46 - N/C
45 - TEST
44 - MR
43 - TXCLK
42 - CLK
41 - RSR
40 - N/C
FEATURES
·
ARINC specification 429 compatible
52 - Pin Plastic Quad Flat Pack (PQFP)
(
(DS3582A Rev. C)
HOLT INTEGRATED CIRCUITS
www.holtic.com
BD10 - 14
BD09 - 15
BD08 - 16
BD07 - 17
BD06 - 18
N/C - 19
GND - 20
N/C - 21
BD05 - 22
BD04 - 23
BD03 - 24
BD02 - 25
BD01 - 26
·
High-speed 3.3V logic interface
·
Dual receiver and transmitter interface
·
Analog line driver and receivers connect directly to
ARINC bus
·
Programmable label recognition
·
On-chip 16 label memory for each receiver
·
32 x 32 FIFOs each receiver and transmitter
·
Independent data rate selection for transmitter and
each receiver
·
Status register
·
Data scramble control
·
32nd transmit bit can be data or parity
·
Self test mode
·
Low power
·
Industrial & extended temperature ranges
FF1 - 1
HF1 - 2
D/R2 - 3
FF2 - 4
HF2 - 5
SEL - 6
EN1 - 7
EN2 - 8
BD15 - 9
BD14 - 10
BD13 - 11
BD12 - 12
BD11 - 13
HI-3582APQI
HI-3582APQT
HI-3582APQM
&
HI-3583APQI
HI-3583APQT
HI-3583APQM
39 - N/C
38 - CWSTR
37 - ENTX
36 - V+
35 - TXBOUT
34 - TXAOUT
33 - V-
32 - FFT
31 - HFT
30 - TX/R
29 - PL2
28 - PL1
27 - BD00
07/13

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2087  1031  708  2192  1038  21  46  57  34  53 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved