电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530DC552M000DG

产品描述CMOS/TTL Output Clock Oscillator, 552MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别无源元件    振荡器   
文件大小215KB,共12页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 全文预览

530DC552M000DG概述

CMOS/TTL Output Clock Oscillator, 552MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530DC552M000DG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
其他特性TRAY
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性7%
JESD-609代码e4
制造商序列号530
安装特点SURFACE MOUNT
标称工作频率552 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型CMOS/TTL
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压3.63 V
最小供电电压2.97 V
标称供电电压3.3 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
EVC关于菜单选项前画勾的问题
我在evc3.0下编写 IDR_EDITMENU MENU DISCARDABLE BEGIN MENUITEM "辞典", ID_DIC POPUP "メニュー" BEGIN POPUP "設定" BEGIN ......
52voip 嵌入式系统
F28377D的样例 SOC_EPWM的的问题
AdcaRegs.ADCCTL1.bit.INTPULSEPOS = 1 这句话应该是中断脉冲在 ADC 结果锁存到结果寄存器可的一个周期前产生 EPwm1Regs.ETPS.bit.SOCAPRD = 1 1 Generate the EPWMxSOCA pulse on the firs ......
datong 微控制器 MCU
哪位买过瑞萨 R7F0C80212的MCU啊,能否给个联系方式?
感觉这东西不错。想弄个300来个来玩玩,不知道有没有朋友告知下联系方式? 好像看广告说是1块钱一片?:pleased: ...
youki12345 瑞萨MCU/MPU
小bug一枚
Microchip时钟与时序产品主题馆:https://www.eeworld.com.cn/huodong/Microchip_Clock_and_Timing/index.html 填写个人信息时是这样的,提示有点问题。 251335 ...
johnrey 为我们提建议&公告
msp430休眠后有时无法唤醒,请教高手
新手练习使用msp430编写功能性程序,在主循环中满足一定条件后进入休眠模式LPM0,并开启定时器A1,定时器到期后结束休眠,在定时器中断处理中结束休眠 LPM0_EXIT。debug跟踪调试时发现程序能够 ......
liney071960 微控制器 MCU
大家一起讨论一下,下面这样对LED驱动有影响吗?
220VAC 交流LED驱动,如果输入的交流电源是修正正弦波,对LED驱动有影响吗?...
莫妮卡 LED专区

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2037  2039  2177  646  2740  21  5  30  51  26 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved