电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V65703S85BQGI8

产品描述CABGA-165, Reel
产品类别存储    存储   
文件大小725KB,共24页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

71V65703S85BQGI8在线购买

供应商 器件名称 价格 最低购买 库存  
71V65703S85BQGI8 - - 点击查看 点击购买

71V65703S85BQGI8概述

CABGA-165, Reel

71V65703S85BQGI8规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码CABGA
包装说明TBGA, BGA165,11X15,40
针数165
制造商包装代码BQG165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
Samacsys DescriptionCHIP ARRAY BGA 13.0 X 15.0 MM X 1.0 MM P
最长访问时间8.5 ns
其他特性FLOW-THROUGH ARCHITECTURE
最大时钟频率 (fCLK)90 MHz
I/O 类型COMMON
JESD-30 代码R-PBGA-B165
JESD-609代码e1
长度15 mm
内存密度9437184 bit
内存集成电路类型ZBT SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量165
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织256KX36
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码TBGA
封装等效代码BGA165,11X15,40
封装形状RECTANGULAR
封装形式GRID ARRAY, THIN PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源3.3 V
认证状态Not Qualified
座面最大高度1.2 mm
最大待机电流0.06 A
最小待机电流3.14 V
最大压摆率0.06 mA
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Silver/Copper (Sn/Ag/Cu)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间30
宽度13 mm
Base Number Matches1

文档预览

下载PDF文档
256K x 36, 512K x 18
3.3V Synchronous ZBT™ SRAMs
3.3V I/O, Burst Counter
Flow-Through Outputs
Features
IDT71V65703
IDT71V65903
256K x 36, 512K x 18 memory configurations
Supports high performance system speed - 100 MHz
(7.5 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
4-word burst capability (Interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%)
3.3V (±5%) I/O Supply (V
DDQ
)
Power down controlled by ZZ input
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA)
Green parts available, see ordering information
Description
The IDT71V65703/5903 are 3.3V high-speed 9,437,184-bit
(9 Megabit) synchronous SRAMs organized as 256K x 36 / 512K x 18.
They are designed to eliminate dead bus cycles when turning the bus
around between reads and writes, or writes and reads. Thus they have
been given the name ZBT
TM
, or Zero Bus Turnaround.
Address and control signals are applied to the SRAM during one
clock cycle, and on the next clock cycle the associated data cycle
occurs, be it read or write.
The IDT71V65703/5903 contain address, data-in and control
signal registers. The outputs are flow-through (no output data
register). Output enable is the only asynchronous signal and can be
used to disable the outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V65703/5903
tobesuspendedaslongasnecessary.Allsynchronousinputsareignoredwhen
CEN
is high and the internal device registers will hold their previous values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the
user to deselect the device when desired. If any one of these three
is not asserted when ADV/LD is low, no new memory operation can
be initiated. However, any pending data transfers (reads or writes)
will be completed. The data bus will tri-state one cycle after the chip
is deselected or a write is initiated.
The IDT71V65703/5903 have an on-chip burst counter. In the burst
mode, the IDT71V65703/5903 can provide four cycles of data for a single
address presented to the SRAM. The order of the burst sequence is
defined by the
LBO
input pin. The
LBO
pin selects between linear and
interleaved burst sequence. The ADV/LD signal is used to load a new
external address (ADV/LD = LOW) or increment the internal burst counter
(ADV/LD = HIGH).
The IDT71V65703/5903 SRAMs utilize a high-performance CMOS
process and are packaged in a JEDEC Standard 14mm x 20mm 100-
pin plastic thin quad flatpack (TQFP), 119 ball grid array (BGA) and a 165
fine pitch ball grid array (fBGA).
Pin Description Summary
A
0
-A
18
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance Burst Address/Load New Address
Linear/Interleaved Burst Order
Sleep Mode
Data Input/Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Asynchronous
Synchronous
Static
Static
5298 tbl 01
ZBT and Zero Bus Turnaround are trademarks of Integrated Device Technology, Inc. and the architecture is supported by Micron Technology and Motorola, Inc.
OCTOBER 2014
DSC-5298/05
1
©2014 Integrated Device Technology, Inc.
关于SPI发送数据问题
关于SPI主机发送数据问题,我用的51单片机,没有自带spi接口,所以模拟spi,数据按位传输,本来是高位在前,低位在后,但在程序中我先发的低位,然后实物运行正常,请问这是怎么回事,求指教! ......
馨曦 单片机
(急)LM3S9B96问题(已解决)
原本还好好的,下了几次程序后突然就下不了了,就连芯片都检测不到了。都是用板上的资源,也没外接什么电路,为什么会这样啊:(" />" /> :(" />" /> :(" />" /> J-link检测的 ......
yang_swust 微控制器 MCU
74ls595能用来驱动数码管··那么··74ls165主要能应用在哪方面呢?
74ls165是并口输入串口输出··可是我想不出来能把它用在51的什么地方实现些什么功能啊··:Sad: 请高手赐教··...
jasminebilin 51单片机
如何用单片机实现耳机的线控
想用单片机实现耳机的线控,单片机检测到按键按下,发出相应的信号给MIC传入手机。结果不完美,时灵时不灵的,求帮助 ...
幻影小蝶 51单片机
上海微电子公司招聘以下职位,有兴趣的朋友请速联系
职位名称:资深ASIC验证工程师 Position title: Senior ASIC Verification Engineer 1. Responsibilities: 1) Working within an ASIC design team to develop reusable block-level and ......
xinjihr 求职招聘
T0可以做串口波特率吗?
我用的AT89S52芯片,T1,用了按键扫描,现在要用串口通信,只有T0了,请问问T0也可以做串口通信波特率吗?谢谢!!...
shgdd520com 单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2930  1666  1336  2221  376  48  8  7  16  40 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved