电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1485V33-200BGC

产品描述2M x 36/4M x 18 Pipelined DCD SRAM
文件大小505KB,共29页
制造商Cypress(赛普拉斯)
下载文档 选型对比 全文预览

CY7C1485V33-200BGC概述

2M x 36/4M x 18 Pipelined DCD SRAM

文档预览

下载PDF文档
PRELIMINARY
CY7C1484V33
CY7C1485V33
2M x 36/4M x 18 Pipelined DCD SRAM
Features
Fast clock speed: 250, 200, and 167 MHz
Provide high-performance 3-1-1-1 access rate
Fast access time: 2.6, 3.0, and 3.4 ns
Optimal for depth expansion
Single 3.3V –5% and +5% power supply V
DD
Separate V
DDQ
for 3.3V or 2.5V
Common data inputs and data outputs
Byte Write Enable and Global Write control
Chip enable for address pipeline
Address, data, and control registers
Internally self-timed Write Cycle
Burst control pins (interleaved or linear burst
sequence)
Automatic power-down for portable applications
High-density, high-speed packages
JTAG boundary scan for BGA packaging version
Available in 119-ball bump BGA and 100-pin TQFP
packages (CY7C1484V33 and CY7C1485V33).
165-ball FBGA will be offered on an opportunity basis.
(Please contact Cypress sales or marketing)
internal burst operation. All synchronous inputs are gated by
registers controlled by a positive-edge-triggered Clock Input
(CLK). The synchronous inputs include all addresses, all data
inputs, address-pipelining Chip Enable (CE), burst control
inputs (ADSC, ADSP, and ADV), write enables (BW
a
, BW
b
,
BW
c
, BW
d
, and BWE), and Global Write (GW).
Asynchronous inputs include the Output Enable (OE) and
burst mode control (MODE). The data (DQx) and the data
parity (DPx) outputs, enabled by OE, are also asynchronous.
DQa,b,c,d and DPa,b,c,d apply to CY7C1484V33 and DQa,b
and DPa,b apply to CY7C1485V33. a, b, c, and d each are
eight bits wide in the case of DQ and one bit wide in the case
of DP.
Addresses and chip enables are registered with either
Address Status Processor (ADSP) or Address Status
Controller (ADSC) input pins. Subsequent burst addresses
can be internally generated as controlled by the Burst Advance
Pin (ADV).
Address, data inputs, and write controls are registered on-chip
to initiate self-timed Write cycle. Write cycles can be one to
four bytes wide as controlled by the write control inputs.
Individual byte write allows individual byte to be written. BW
a
controls DQa and DPa. BW
b
controls DQb and DPb. BW
c
controls DQc and DPd. BW
d
controls DQ and DPd. BW
a
, BW
b
,
BW
c
, BW
d
can be active only with BWE being LOW. GW being
LOW causes all bytes to be written. Write pass-through
capability allows written data available at the output for the
immediately next Read cycle. This device also incorporates
pipelined enable circuit for easy depth expansion without
penalizing system performance.
The CY7C1484V33/CY7C1485V33 are both double-cycle
deselect parts.All inputs and outputs of the CY7C1484V33,
CY7C1485V33 are JEDEC standard JESD8-5-compatible.
Functional Description
The Cypress Synchronous Burst SRAM family employs
high-speed, low-power CMOS designs using advanced
single-layer polysilicon, triple-layer metal technology. Each
memory cell consists of six transistors.
The CY7C1484V33 and CY7C1485V33 SRAMs integrate
2,097,152 × 36/4,194,304 × 18 SRAM cells with advanced
synchronous peripheral circuitry and a two-bit counter for
Selection Guide
CY7C1484V33-
250
CY7C1485V33-
250
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
Shaded areas contain advance information.
CY7C1484V33-
200
CY7C1485V33-
200
3.0
TBD
TBD
CY7C1484V33-
167
CY7C1485V33-
167
3.4
TBD
TBD
Unit
ns
mA
mA
2.6
TBD
TBD
Cypress Semiconductor Corporation
Document #: 38-05285 Rev. *A
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised January 18, 2003

CY7C1485V33-200BGC相似产品对比

CY7C1485V33-200BGC CY7C1485V33-167AC CY7C1485V33-250AC CY7C1485V33-250BGC
描述 2M x 36/4M x 18 Pipelined DCD SRAM 2M x 36/4M x 18 Pipelined DCD SRAM 2M x 36/4M x 18 Pipelined DCD SRAM 2M x 36/4M x 18 Pipelined DCD SRAM
充电器如何识别手机插入和拔出?
充电器如何识别手机插入和拔出?最实用有效的方法?请各位支支招?...
gh131413 单片机
GD32F350定时器14与定时器2有什么不同?
用Timer2产生PWM正常,但用类似的程序,Timer14没有PWM输出。void timer2_config(void) { timer_oc_parameter_struct timer_ocintpara; timer_parameter_struct timer_initpara; ......
tianjiu GD32 MCU
咨询个硬件问题,有关程控开关
现在想找到一个程控开关,例如通过web系统控制台灯,不知道有没有这样的开关? 要求如下:通过WEB程序(系统)控制,点击按钮开/关。如果不通过程序控制开关,手动开关,应该传给系统(web程 ......
afreebird 嵌入式系统
我为“EEWORLD积分制度”献一计!
各位好: EEWORLD近期会对“社区的积分制度”做些许调整, 请把你们酝酿已久的好主意、好建议告诉我们,我们一定会仔细斟酌,争取创建出一个更具活力的论坛制度,从而更好的为大家服务! ......
voyage620 为我们提建议&公告
看看这个开发板怎么样-MSP430做的FFT变换器
90276开发板搭载了MSP430F5418A和一个LS013B4DN04 96×96 点阵液晶,在显示的时候整体功耗小于10μW。设计目的在于CR2032电池供电的情况下可以使用6年。输入的音频信号经FFT后,频谱在LCD上显示 ......
wstt 微控制器 MCU
大众化的电源设计
by Russ Rathweg 我们最近访问了亚洲的客户,了解到每个公司都十分注重效率。北京的一个公司告诉我们,现在新的 EuP 指令有确保合规的“法律效力”。轻负荷效率是这些标准的一个关 ......
alan000345 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 335  1369  2158  334  1226  25  38  44  47  56 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved