电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDTCSP2510DPG

产品描述PLL Based Clock Driver, 2510 Series, 10 True Output(s), 0 Inverted Output(s), PDSO24, TSSOP-24
产品类别逻辑    逻辑   
文件大小62KB,共9页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDTCSP2510DPG概述

PLL Based Clock Driver, 2510 Series, 10 True Output(s), 0 Inverted Output(s), PDSO24, TSSOP-24

IDTCSP2510DPG规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码TSSOP
包装说明TSSOP-24
针数24
Reach Compliance Codenot_compliant
ECCN代码EAR99
系列2510
输入调节STANDARD
JESD-30 代码R-PDSO-G24
JESD-609代码e0
长度7.8 mm
逻辑集成电路类型PLL BASED CLOCK DRIVER
最大I(ol)0.012 A
湿度敏感等级1
功能数量1
反相输出次数
端子数量24
实输出次数10
最高工作温度85 °C
最低工作温度
封装主体材料PLASTIC/EPOXY
封装代码TSSOP
封装等效代码TSSOP24,.25
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度)240
电源3.3 V
认证状态Not Qualified
Same Edge Skew-Max(tskwd)0.15 ns
座面最大高度1.2 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
温度等级OTHER
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距0.65 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度4.4 mm
最小 fmax175 MHz
Base Number Matches1

文档预览

下载PDF文档
IDTCSP2510D
3.3V PHASE-LOCK LOOP CLOCK DRIVER
0
°
C TO 85
°
C TEMPERATURE RANGE
3.3V PHASE-LOCK LOOP
CLOCK DRIVER
ZERO DELAY BUFFER
FEATURES:
DESCRIPTION:
• Phase-Lock Loop Clock Distribution for Synchronous DRAM
Applications
• Distributes one clock input to one bank of ten outputs
• Output enable bank control
• External feedback (FBIN) pin is used to synchronize the
outputs to the clock input signal
• No external RC network required for PLL loop stability
• Operates at 3.3V V
DD
• tpd Phase Error at 166MHz: < ±150ps
• Jitter (peak-to-peak) at 166MHz: < ±75ps @ 166MHz
• Spread Spectrum Compatible
• Operating frequency 50MHz to 175MHz
• Available in 24-Pin TSSOP package
IDTCSP2510D
APPLICATIONS:
• SDRAM Modules
• PC Motherboards
• Workstations
The CSP2510D is a high performance, low-skew, low-jitter, phase-lock
loop (PLL) clock driver. It uses a PLL to precisely align, in both frequency
and phase, the feedback (FBOUT) output to the clock (CLK) input signal.
It is specifically designed for use with synchronous DRAMs. The CSP2510D
operates at 3.3V.
One bank of ten outputs provide low-skew, low-jitter copies of CLK.
Output signal duty cycles are adjusted to 50 percent, independent of the duty
cycle at CLK. The outputs can be enabled or disabled via the control G input.
When the G input is high, the outputs switch in phase and frequency with
CLK; when the G input is low, the outputs are disabled to the logic-low state.
Unlike many products containing PLLs, the CSP2510D does not require
external RC networks. The loop filter for the PLL is included on-chip,
minimizing component count, board space, and cost.
Because it is based on PLL circuitry, the CSP2510D requires a
stabilization time to achieve phase lock of the feedback signal to the
reference signal. This stabilization time is required, following power up and
application of a fixed-frequency, fixed-phase signal at CLK, as well as
following any changes to the PLL reference or feedback signals. The PLL
can be bypassed for the test purposes by strapping AV
DD
to ground.
The CSP2510D is specified for operation from 0°C to +85°C. This device
is also available (on special order) in Industrial temperature range (-40°C
to +85°C). See ordering information for details.
FUNCTIONAL BLOCK DIAGRAM
11
G
3
Y0
4
Y1
5
Y2
8
Y3
9
Y4
15
Y5
16
Y6
17
CLK
24
PLL
13
FBIN
21
AV
DD
23
12
FBOUT
Y9
20
Y8
Y7
º
º
0ºC TO 85ºC TEMPERATURE RANGE
1
c
2001 Integrated Device Technology, Inc.
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
OCTOBER 2001
DSC-5874/2
研究过OpenSparc这款芯片能否进来赐教?
这款芯片的价值如何?各位对其有什么心得?...
swayz88 嵌入式系统
【小梅哥FPGA进阶教程】MC8051软核在FPGA上的使用 下
2.2 MC8051 core 的组装 到现在为止,MC8051核RTL级实现的所有模块都已经具备了,接下来就使用将这些模块组装到一起,得到一个含完整mc8051核的Quartus· II工程,在新建工程之前我们还要对一 ......
芯航线跑堂 FPGA/CPLD
System and Chip Architect (系统架构工程师)--芯片
国内大型ic设计公司招系统架构师(芯片),工作地点深圳,五天八小时,福利丰厚,年薪面议,欢迎自荐或则推荐,简历投递至icy.wu@careerco.cn Responsibilities: Interpreta ......
careerco 求职招聘
【无线节点】参DIY人员分工
(注:具体分工见12楼,如有不当,请及时联系) 根据EE网站公布的DIY小组成员名单,希望小组成员分工协作,每人主要负责一部分的工作,但并不妨碍做其它部分及全部的工作。 以下部分请大 ......
dontium ADI 工业技术
正弦波信号转TTL信号问题
输入为80MHz的正弦波时钟信号,要转换为无相位差的TTL时钟信号,请问采用什么方式?...
yycall 嵌入式系统
TI2010北京研讨会去的报个名吧
我报了名,模拟电路的。还有网友要去么,可以认识一下...
huayang1118 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2397  2341  2297  798  657  16  32  25  42  44 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved