电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962R9655501VXC

产品描述Binary Counter, ACT Series, Synchronous, Positive Edge Triggered, 4-Bit, Up Direction, CMOS, CDFP16, BOTTOM-BRAZED, CERAMIC, DFP-16
产品类别逻辑    逻辑   
文件大小250KB,共10页
制造商Cobham Semiconductor Solutions
下载文档 详细参数 全文预览

5962R9655501VXC概述

Binary Counter, ACT Series, Synchronous, Positive Edge Triggered, 4-Bit, Up Direction, CMOS, CDFP16, BOTTOM-BRAZED, CERAMIC, DFP-16

5962R9655501VXC规格参数

参数名称属性值
零件包装代码DFP
包装说明DFP,
针数16
Reach Compliance Codeunknown
其他特性TCO OUTPUT
计数方向UP
系列ACT
JESD-30 代码R-CDFP-F16
JESD-609代码e4
负载/预设输入YES
逻辑集成电路类型BINARY COUNTER
工作模式SYNCHRONOUS
位数4
功能数量1
端子数量16
最高工作温度125 °C
最低工作温度-55 °C
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码DFP
封装形状RECTANGULAR
封装形式FLATPACK
传播延迟(tpd)24 ns
认证状态Not Qualified
筛选级别MIL-PRF-38535 Class Q
座面最大高度2.921 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子面层GOLD
端子形式FLAT
端子节距1.27 mm
端子位置DUAL
总剂量100k Rad(Si) V
触发器类型POSITIVE EDGE
宽度6.731 mm
最小 fmax77 MHz
Base Number Matches1

文档预览

下载PDF文档
Standard Products
UT54ACS163/UT54ACTS163
4-Bit Synchronous Counters
Datasheet
November 2010
www.aeroflex.com/logic
FEATURES
Internal look-ahead for fast counting
Carry output for n-bit cascading
Synchronous counting
Synchronously programmable
1.2μ
CMOS
- Latchup immune
High speed
Low power consumption
Single 5 volt supply
Available QML Q or V processes
Flexible package
- 16-pin DIP
- 16-lead flatpack
UT54ACS163 - SMD 5962-96554
UT54ACTS163 - SMD 5962-96555
DESCRIPTION
The UT54ACS163 and the UT54ACTS163 are synchronous
presettable 4-bit binary counters that feature internal carry look-
ahead logic for high-speed counting designs. Synchronous op-
eration occurs by having all flip-flops clocked simultaneously
so that the outputs change coincident with each other when in-
structed by the count-enable inputs and internal gating. A buff-
ered clock input triggers the four flip-flops on the rising (posi-
tive-going) edge of the clock input waveform.
The counters are fully programmable (i.e., they may be preset
to any number between 0 and 15). Presetting is synchronous;
applying a low level at the load input disables the counter and
causes the outputs to agree with the load data after the next clock
pulse.
The clear function is synchronous and a low level at the clear
input sets all four of the flip-flop outputs low after the next clock
pulse. This synchronous clear allows the count length to be mod-
ified by decoding the Q outputs for the maximum count desired.
The counters feature a fully independent clock circuit. Changes
at control inputs (ENP, ENT, or LOAD) that modify the operat-
ing mode have no effect on the contents of the counter until
clocking occurs. The function of the counter (whether enabled,
disabled, loading, or counting) will be dictated solely by the
conditions meeting the stable setup and hold times.
The devices are characterized over full military temperature
range of -55°C to +125°C.
1
PINOUTS
16-Pin DIP
Top View
CLR
CLK
A
B
C
D
ENP
V
SS
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
V
DD
RCO
Q
A
Q
B
Q
C
Q
D
ENT
LOAD
16-Lead Flatpack
Top View
CLR
CLK
A
B
C
D
ENP
V
SS
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
V
DD
RCO
Q
A
Q
B
Q
C
Q
D
ENT
LOAD
LOGIC SYMBOL
(1)
CLR
(9)
LOAD
ENT
ENP
CLK
A
B
C
D
(10)
(7)
(2)
(3)
(4)
(5)
(6)
CTRDIV 16
5CT=0
M1
M2
3CT = 15
G3
G4
C5/2,3,4+
1,5D
(1)
(2)
(4)
(8)
(14)
(13)
(12)
(11)
Q
A
Q
B
Q
C
Q
D
(15)
RCO
Note:
1. Logic symbol in accordance with ANSI/IEEE Std 91-1984 and IEC Publi-
cation 617-12.
三电平变频器原理
三电平变频器原理是啥?坛友中有开发三电平变频的吗?...
eeleader 工业自动化与控制
“智能插座”采用器件做开关控制比较合适大讨论!
“智能插座”采用如何器件做开关控制比较合适大讨论! 固态继电器,可控硅,继电器! 大家说说自己对各个控制器件的看法! ...
蓝雨夜 DIY/开源硬件专区
DM368 PLLC1SYSCLK6或PLLC2SYSCLK5 内部时钟配置
目前使用的是DM368 需要接入TFT 800*480 LCD, 但是需要让DM368 VCLK/GPIO79 引脚输出30MHZ- 50MHZ 时钟频率以提供给LCD pclk . 210949 需要配置PLLC1SYSCLK6 或PLLC2SYSCLK5 让其 ......
Sam DSP 与 ARM 处理器
modbus协议实现问题
请问高手们,modbus协议实现的时候RTU格式下的起始位,也就是3.5个字符的时间停顿如何判断阿?高手有做过的指点一下。高分回送。 e-mail:dong1677@tom.com...
ljpronaldo 嵌入式系统
酒精传感器的安装求大神帮助
本人大一学生,小白一个,想做一个酒精传感器,就跟警察手里拿的一样,不知道从何下手,希望能帮助,。我的扣扣是1106630774...
倔强的萝卜 传感器
quartus的builder中有uart的ip核了,那还需要用vhdl编写uart硬件?
quartus的builder中有uart的ip核了,那还需要用vhdl编写uart硬件?是不是基本的ip核,builder中都有了?can通信口好象没有,那这个实验是不是要自己用vhdl写一个硬件,再仿真确保正确,然后 ......
tianma123 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2051  1726  1837  2748  1261  47  22  51  41  20 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved