电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8672D19BGE-400IT

产品描述Standard SRAM, 4MX18, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1 MM PITCH, ROHS COMPLIANT, FPBGA-165
产品类别存储    存储   
文件大小347KB,共28页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS8672D19BGE-400IT概述

Standard SRAM, 4MX18, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1 MM PITCH, ROHS COMPLIANT, FPBGA-165

GS8672D19BGE-400IT规格参数

参数名称属性值
厂商名称GSI Technology
零件包装代码BGA
包装说明LBGA,
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间0.45 ns
其他特性PIPELINE ARCHITECTURE
JESD-30 代码R-PBGA-B165
长度17 mm
内存密度75497472 bit
内存集成电路类型STANDARD SRAM
内存宽度18
功能数量1
端子数量165
字数4194304 words
字数代码4000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织4MX18
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
认证状态Not Qualified
座面最大高度1.5 mm
最大供电电压 (Vsup)1.9 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
宽度15 mm
Base Number Matches1

文档预览

下载PDF文档
GS8672D19/37BE-450/400/375/333/300
165-Bump BGA
Commercial Temp
Industrial Temp
Features
• 2.0 Clock Latency
• On-Chip ECC with virtually zero SER
• Simultaneous Read and Write SigmaQuad™ Interface
• JEDEC-standard pinout and package
• Dual Double Data Rate interface
• Byte Write Capability due to ECC
• Burst of 4 Read and Write
• On-Die Termination (ODT) on Data (D), Byte Write (BW),
and Clock (K, K) outputs
• 1.8 V +100/–100 mV core power supply
• 1.5 V HSTL Interface
• Pipelined read operation
• Fully coherent read and write pipelines
• ZQ pin for programmable output drive strength
• IEEE 1149.1 JTAG-compliant Boundary Scan
• Pin-compatible with 18Mb, 36Mb and 144Mb devices
• 165-bump, 15 mm x 17 mm, 1 mm bump pitch BGA package
• RoHS-compliant 165-bump BGA package available
72Mb SigmaQuad
TM
-II+
Burst of 4 ECCRAM
TM
Clocking and Addressing Schemes
450 MHz–300 MHz
1.8 V V
DD
1.5 V I/O
The GS8672D19/37BE SigmaQuad-II+ ECCRAMs are
synchronous devices. They employ two input register clock
inputs, K and K. K and K are independent single-ended clock
inputs, not differential inputs to a single differential clock input
buffer.
Each internal read and write operation in a SigmaQuad-II+ B4
ECCRAM is four times wider than the device I/O bus. An
input data bus de-multiplexer is used to accumulate incoming
data before it is simultaneously written to the memory array.
An output data multiplexer is used to capture the data produced
from a single memory array read and then route it to the
appropriate output drivers as needed. Therefore the address
field of a SigmaQuad-II+ B4 ECCRAM is always two address
pins less than the advertised index depth (e.g., the 4M x18 has
a 1M addressable index).
On-Chip Error Correction Code
GSI's ECCRAMs implement an ECC algorithm that detects
and corrects all single-bit memory errors, including those
induced by Soft Error Rate (SER) events such as cosmic rays,
alpha particles. The resulting SER of these devices is
anticipated to be <0.002 FITs/Mb — a 5-order-of-magnitude
improvement over comparable ECCRAMs with no On-Chip
ECC, which typically have an SER of 200 FITs/Mb or more.
SER quoted above is based on reading taken at sea level.
However, the On-Chip Error Correction (ECC) will be
disabled if a “Half Write” operation is initiated. See the
Byte
Write Contol
section for further information.
SigmaQuad™ ECCRAM Overview
The GS8672D19/37BE are built in compliance with the
SigmaQuad-II+ ECCRAM pinout standard for Separate I/O
synchronous ECCRAMs. They are 75,497,472-bit (72Mb)
ECCRAMs. The GS8672D19/37BE SigmaQuad ECCRAMs
are just one element in a family of low power, low voltage
HSTL I/O ECCRAMs designed to operate at the speeds needed
to implement economical high performance networking
systems.
Parameter Synopsis
-450
tKHKH
tKHQV
2.2 ns
0.45 ns
-400
2.5 ns
0.45 ns
-375
2.67 ns
0.45 ns
-333
3.0 ns
0.45 ns
-300
3.3 ns
0.45 ns
Rev: 1.02a 6/2013
1/28
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
基于移相控制的多路输出降压变换器提升EMI性能的PCB布局优化
作者:德州仪器Gavin Wang 电源设计工程师通常在汽车系统中使用一些DC/DC降压变换器来为多个电源轨提供支持。然而,在选择这些类型的降压转换器时需要考虑几个因素。例如,一方面需要为汽车信息 ......
alan000345 TI技术论坛
有关串口校验错误的问题
举例,在串口通信的时候,我在发送方,以SPACEPARITY校验的方式(也就是校验位强制为0)发送数据,在接收方以奇校验的方式接收数据,那么此时,因发送的数据不同,在接收方就有可能产生校验错误 ......
shily 嵌入式系统
【树莓派Pico测评】小身材大用途~PICO我来啦~
本帖最后由 17813263 于 2021-3-21 14:02 编辑 【树莓派Pico测评】小身材大用途~PICO我来啦~ 很幸运能够得到这次体验测评的机会。今天刚刚收到了板卡,第一眼给我的感觉很精致体积很小巧 ......
17813263 创意市集
IR2101问题
那位大神有IR2101的半桥驱动的电路,包括HIN和LIN的方波如何输入,以及各个电阻和和电容的实际参数,我现在在做无线充电,半桥逆变的信号给串联的电容电感,小弟感激不尽 ...
13018024680 模拟电子
Wince6.0 R2, PPPoE 拨号引起ndis.dll出错, 求解决方法和ndis.dll 动态库源码所在地?
Wince6.0 R2, PPPoE 拨号失败, 数据包时发送出去了. 但是一收到局端返回的应答数据包,ndis.dll 就发生Prefetch Abort 和 data abort 2种异常各一个,然后网络崩溃,网络部分没法使用了. 只能重启 ......
CENTURYYUAN 嵌入式系统
可视化学习python(Learn Python Visually)
236370 包含了三种格式:pdf、mobi和epub。 236371 ...
dcexpert 下载中心专版

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1742  1356  1341  2809  602  1  14  47  51  49 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved