电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72245LB15JGI

产品描述FIFO, 4KX18, 10ns, Synchronous, CMOS, PQCC68, GREEN, PLASTIC, LCC-68
产品类别存储    存储   
文件大小324KB,共16页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 选型对比 全文预览

IDT72245LB15JGI概述

FIFO, 4KX18, 10ns, Synchronous, CMOS, PQCC68, GREEN, PLASTIC, LCC-68

IDT72245LB15JGI规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码LCC
包装说明QCCJ, LDCC68,1.0SQ
针数68
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间10 ns
最大时钟频率 (fCLK)66.7 MHz
周期时间15 ns
JESD-30 代码S-PQCC-J68
JESD-609代码e3
长度24.2062 mm
内存密度73728 bit
内存集成电路类型OTHER FIFO
内存宽度18
湿度敏感等级1
功能数量1
端子数量68
字数4096 words
字数代码4000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织4KX18
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码QCCJ
封装等效代码LDCC68,1.0SQ
封装形状SQUARE
封装形式CHIP CARRIER
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源5 V
认证状态Not Qualified
座面最大高度4.572 mm
最大待机电流0.005 A
最大压摆率0.06 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Matte Tin (Sn) - annealed
端子形式J BEND
端子节距1.27 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度24.2062 mm
Base Number Matches1

文档预览

下载PDF文档
CMOS SyncFIFO
TM
256 x 18, 512 x 18, 1,024 x 18,
2,048 x 18, and 4,096 x 18
IDT72205LB, IDT72215LB,
IDT72225LB, IDT72235LB,
IDT72245LB
FEATURES:
256 x 18-bit organization array (IDT72205LB)
512 x 18-bit organization array (IDT72215LB)
1,024 x 18-bit organization array (IDT72225LB)
2,048 x 18-bit organization array (IDT72235LB)
4,096 x 18-bit organization array (IDT72245LB)
10 ns read/write cycle time
Empy and Full flags signal FIFO status
Easy expandable in depth and width
Asynchronous or coincident read and write clocks
Programmable Almost-Empty and Almost-Full flags with
default settings
Half-Full flag capability
Dual-Port zero fall-through time architecture
Output enable puts output data bus in high-impedence state
High-performance submicron CMOS technology
Available in a 64-lead thin quad flatpack (TQFP/STQFP)
and plastic leaded chip carrier (PLCC)
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
DESCRIPTION:
write controls. These FIFOs are applicable for a wide variety of data buffering
needs, such as optical disk controllers, Local Area Networks (LANs), and
interprocessor communication.
These FIFOs have 18-bit input and output ports. The input port is controlled
by a free-running clock (WCLK), and an input enable pin (WEN). Data is read
into the synchronous FIFO on every clock when
WEN
is asserted. The output
port is controlled by another clock pin (RCLK) and another enable pin (REN).
The read clock can be tied to the write clock for single clock operation or the
two clocks can run asynchronous of one another for dual-clock operation. An
Output Enable pin (OE) is provided on the read port for three-state control of
the output.
The synchronous FIFOs have two fixed flags, Empty (EF) and Full (FF),
and two programmable flags, Almost-Empty (PAE) and Almost-Full (PAF). The
offset loading of the programmable flags is controlled by a simple state machine,
and is initiated by asserting the Load pin (LD). A Half-Full flag (HF) is available
when the FIFO is used in a single device configuration.
These devices are depth expandable using a Daisy-Chain technique. The
XI
and
XO
pins are used to expand the FIFOs. In depth expansion configu-
ration, First Load (FL) is grounded on the first device and set to HIGH for all
other devices in the Daisy Chain.
The IDT72205LB/72215LB/72225LB/72235LB/72245LB is fabricated
using high-speed submicron CMOS technology.
The IDT72205LB/72215LB/72225LB/72235LB/72245LB are very high
speed, low-power First-In, First-Out (FIFO) memories with clocked read and
FUNCTIONAL BLOCK DIAGRAM
WCLK
D0-D17
INPUT REGISTER
OFFSET REGISTER
WRITE CONTROL
LOGIC
WRITE POINTER
RAM ARRAY
256 x 18, 512 x 18
1,024 x 18, 2,048 x 18
4,096 x 18
FLAG
LOGIC
/(
READ POINTER
READ CONTROL
LOGIC
)
(
)/
EXPANSION LOGIC
OUTPUT REGISTER
RESET LOGIC
Q0-Q17
RCLK
2766 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
MARCH 2013
DSC-2766/3
©2013
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.

IDT72245LB15JGI相似产品对比

IDT72245LB15JGI IDT72245LB15JGI8 IDT72235LB10JG8 IDT72205LB10PFG8 IDT72235LB15PFGI IDT72235LB15PFGI8 IDT72245LB10JG8
描述 FIFO, 4KX18, 10ns, Synchronous, CMOS, PQCC68, GREEN, PLASTIC, LCC-68 FIFO, 4KX18, 10ns, Synchronous, CMOS, PQCC68, PLASTIC, LCC-68 FIFO, 2KX18, 6.5ns, Synchronous, CMOS, PQCC68, PLASTIC, LCC-68 FIFO, 256X18, 6.5ns, Synchronous, CMOS, PQFP64, PLASTIC, TQFP-64 FIFO, 2KX18, 10ns, Synchronous, CMOS, PQFP64, GREEN, PLASTIC, TQFP-64 FIFO, 2KX18, 10ns, Synchronous, CMOS, PQFP64, PLASTIC, TQFP-64 FIFO, 4KX18, 6.5ns, Synchronous, CMOS, PQCC68, PLASTIC, LCC-68
是否无铅 不含铅 不含铅 不含铅 不含铅 不含铅 不含铅 不含铅
是否Rohs认证 符合 符合 符合 符合 符合 符合 符合
零件包装代码 LCC LCC LCC QFP QFP QFP LCC
包装说明 QCCJ, LDCC68,1.0SQ QCCJ, QCCJ, LQFP, LQFP, QFP64,.66SQ,32 LQFP, QCCJ,
针数 68 68 68 64 64 64 68
Reach Compliance Code compliant compliant compliant compliant compliant compliant compliant
ECCN代码 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99
最长访问时间 10 ns 10 ns 6.5 ns 6.5 ns 10 ns 10 ns 6.5 ns
周期时间 15 ns 15 ns 10 ns 10 ns 15 ns 15 ns 10 ns
JESD-30 代码 S-PQCC-J68 S-PQCC-J68 S-PQCC-J68 S-PQFP-G64 S-PQFP-G64 S-PQFP-G64 S-PQCC-J68
JESD-609代码 e3 e3 e3 e3 e3 e3 e3
长度 24.2062 mm 24.2062 mm 24.2062 mm 14 mm 14 mm 14 mm 24.2062 mm
内存密度 73728 bit 73728 bit 36864 bit 4608 bit 36864 bit 36864 bit 73728 bit
内存宽度 18 18 18 18 18 18 18
功能数量 1 1 1 1 1 1 1
端子数量 68 68 68 64 64 64 68
字数 4096 words 4096 words 2048 words 256 words 2048 words 2048 words 4096 words
字数代码 4000 4000 2000 256 2000 2000 4000
工作模式 SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
最高工作温度 85 °C 85 °C 70 °C 70 °C 85 °C 85 °C 70 °C
最低工作温度 -40 °C -40 °C - - -40 °C -40 °C -
组织 4KX18 4KX18 2KX18 256X18 2KX18 2KX18 4KX18
可输出 YES YES YES YES YES YES YES
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 QCCJ QCCJ QCCJ LQFP LQFP LQFP QCCJ
封装形状 SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE
封装形式 CHIP CARRIER CHIP CARRIER CHIP CARRIER FLATPACK, LOW PROFILE FLATPACK, LOW PROFILE FLATPACK, LOW PROFILE CHIP CARRIER
并行/串行 PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL
峰值回流温度(摄氏度) 260 260 260 260 260 260 260
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 4.572 mm 4.572 mm 4.572 mm 1.6 mm 1.6 mm 1.6 mm 4.572 mm
最大供电电压 (Vsup) 5.5 V 5.5 V 5.5 V 5.5 V 5.5 V 5.5 V 5.5 V
最小供电电压 (Vsup) 4.5 V 4.5 V 4.5 V 4.5 V 4.5 V 4.5 V 4.5 V
标称供电电压 (Vsup) 5 V 5 V 5 V 5 V 5 V 5 V 5 V
表面贴装 YES YES YES YES YES YES YES
技术 CMOS CMOS CMOS CMOS CMOS CMOS CMOS
温度等级 INDUSTRIAL INDUSTRIAL COMMERCIAL COMMERCIAL INDUSTRIAL INDUSTRIAL COMMERCIAL
端子面层 Matte Tin (Sn) - annealed MATTE TIN Matte Tin (Sn) Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed MATTE TIN
端子形式 J BEND J BEND J BEND GULL WING GULL WING GULL WING J BEND
端子节距 1.27 mm 1.27 mm 1.27 mm 0.8 mm 0.8 mm 0.8 mm 1.27 mm
端子位置 QUAD QUAD QUAD QUAD QUAD QUAD QUAD
处于峰值回流温度下的最长时间 30 30 30 30 30 30 30
宽度 24.2062 mm 24.2062 mm 24.2062 mm 14 mm 14 mm 14 mm 24.2062 mm
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) - IDT (Integrated Device Technology) IDT (Integrated Device Technology)
湿度敏感等级 1 - - 3 3 3 -
Base Number Matches 1 1 1 1 1 - -

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 729  742  344  318  1503  50  28  2  5  15 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved