电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

554AC1134M000DGR

产品描述Oscillator
产品类别无源元件    振荡器   
文件大小239KB,共14页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

554AC1134M000DGR概述

Oscillator

554AC1134M000DGR规格参数

参数名称属性值
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
Base Number Matches1

文档预览

下载PDF文档
Si554
R
EVISION
D
Q
U A D
F
R E Q U E N C Y
V
O L TA G E
- C
O N T R O L L E D
C
R Y S TA L
O
S C I L L A T O R
( V C X O ) 1 0 MH
Z T O
1.4 G H
Z
Features
Available with any-rate output
frequencies from 10–945 MHz and
selected frequencies to 1.4 GHz
Four selectable output frequencies
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Applications
SONET/SDH
xDSL
10 GbE LAN / WAN
Low jitter clock generation
Optical modules
Clock and data recovery
Ordering Information:
See page 8.
Description
The Si554 quad-frequency VCXO utilizes Silicon Laboratories’ advanced
DSPLL
®
circuitry to provide a very low jitter clock for all output frequencies.
The Si554 is available with any-rate output frequency from 10 to 945 MHz
and selected frequencies to 1400 MHz. Unlike traditional VCXOs, where a
different crystal is required for each output frequency, the Si554 uses one
fixed crystal frequency to provide a wide range of output frequencies. This
IC-based approach allows the crystal resonator to provide exceptional
frequency stability and reliability. In addition, DSPLL clock synthesis
provides superior supply noise rejection, simplifying the task of generating
low jitter clocks in noisy environments typically found in communication
systems. The Si554 IC-based VCXO is factory-configurable for a wide
variety of user specifications including frequency, supply voltage, output
format, tuning slope, and temperature stability. Specific configurations are
factory-programmed at time of shipment, thereby eliminating the long lead
times associated with custom oscillators.
Pin Assignments:
See page 7.
(Top View)
FS[1]
7
V
C
1
2
3
8
FS[0]
6
5
4
V
DD
OE
GND
CLK–
CLK+
Functional Block Diagram
V
DD
CLK- CLK+
FS1
Fixed
Frequency XO
Any-rate
10–1400 MHz
DSPLL
®
Clock Synthesis
FS0
ADC
V
c
OE
GND
Rev. 0.6 6/07
Copyright © 2007 by Silicon Laboratories
Si554
MTK LCD 驱动初始化
有哪位大虾能告诉我下面这段驱动初始化程序代码都做了上面 void LCD_Init_S6B33BF(kal_uint32 bkground, void **buf_addr) { volatile kal_uint32 i; kal_uint16 background = (kal_uin ......
cool8008 嵌入式系统
高手请进!..郁闷的问题:
1、为什么我用NdisAllocateMemoryWithTag申请内存后,在NdisFreeMemory释放!有时候会蓝屏 我用 NdisAllocateMemoryWithTag(&pPacketContent,TotalPacketLength,TAG); 申请后 在释放的时 ......
szhengxindz 嵌入式系统
抢鲜免费体验米尔MYS-8MMX嵌入式单板计算机!
IMX 8M Mini是NXP最新推出的多核应用处理器,采用先进的14LPC FinFET工艺技术构建,提供更快的速度和更高的电源效率。 深圳米尔电子也基于i.MX8M Mini处理器研发出全新的单板产品:MYS-8MMX ......
okhxyyo 测评中心专版
嘉立创教学之:AD DXP设置过孔盖油
AD DXP设置过孔盖油350640...
luoxiao1116 PCB设计
2015电子竞赛《led闪光灯电源》
急需一份完整的设计做参考,最好没在网上发布过的。求帮忙 ...
笑笑666 电子竞赛
【Altera SoC】基于SOPC的单通道TDC设计(2)
接上一篇帖子:https://bbs.eeworld.com.cn/thread-465441-1-1.html 1.4 Nios II顶层源程序`timescale 1 ps / 1 psmodule audio_nios ( input wire clk_clk, ......
xiaomai516 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2634  1087  2431  264  93  1  54  9  8  39 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved