电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

PT7V4050TACHB33.330/23.7285

产品描述PLL/Frequency Synthesis Circuit,
产品类别模拟混合信号IC    信号电路   
文件大小156KB,共7页
制造商Pericom Semiconductor Corporation (Diodes Incorporated)
官网地址https://www.diodes.com/
下载文档 详细参数 全文预览

PT7V4050TACHB33.330/23.7285概述

PLL/Frequency Synthesis Circuit,

PT7V4050TACHB33.330/23.7285规格参数

参数名称属性值
厂商名称Pericom Semiconductor Corporation (Diodes Incorporated)
包装说明,
Reach Compliance Codeunknown
Base Number Matches1

文档预览

下载PDF文档
Data Sheet
PT7V4050
PLL with quartz stabilized VCXO
|||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
Features
PLL with quartz stabilized VCXO
Loss of signals alarm
Return to nominal clock upon LOS
Input data rates from 8 kb/s to 65 Mb/s
Tri-state output
User defined PLL loop response
NRZ data compatible
Single +5.0V power supply
Description
The device is composed of a phase-lock loop with an
integrated VCXO for use in clock recovery, data re-
timing, frequency translation and clock smoothing
applications in telecom and datacom systems.
Crystal Frequencies Supported: 12.000~50.000 MHz.
Block Diagram
CLKIN
DATAIN
HIZ
Phase Detector &
Loss Of Signal
Circuit
RCLK
RDATA
LOS
PHO
VC
LOSIN
CLK1
VCXO
Divider
CLK2
OPN
Op
Amp
OPOUT
OPP
Ordering Information
PT7V4050
Device Type
16-pin clock recoverymodule
PackageLeads
T: Thru-Hole
G: Surface Mount
CLK2 Divider
A: Divide by 2 E: Divide by 32
B: Divide by 4 F: Divide by 64
C: Divide by 8 G: Divide by 128
D: Divide by 16 H: Divide by 256
K: Disable
T
B
C
G
A
49.408 / 12.352
CLK2 Frequency
CLK1 Frequency
A: 5.0V supply voltage
B: 3.3V supply voltage
C:
±
20ppm
F:
±
32ppm
G:
±
50ppm
H:
±
100ppm
Temperature Range
C: 0
°
C to 70
°
C
T: -40
°
C to 85
°
C
12.000
16.128
18.432
22.579
28.000
34.368
44.736
Frequencies using at CLK1 (MHz)
12.288
12.624
13.00
16.384
16.777
16.896
18.936
20.000
20.480
24.576
24.704
25.000
30.720
32.000
32.768
38.880
40.000
41.2416
47.457
49.152
49.408
19.440
35.328
16.000
17.920
22.1184
27.000
33.330
41.943
50.000
40.960
Note:
CLK1 up to 40.960MHz for both 5V and
3.3V for temperature -40oC to 85 oC; CLK1 up to
50MHz for both 5V and 3.3V for temperature 0oC to 70oC.
PT0125(02/06)
1
Ver:2
IIR滤波器设计中数据位宽的确定方法.pdf
IIR滤波器设计中数据位宽的确定方法.pdf ...
zxopenljx FPGA/CPLD
高手还是在民间
TI的MSP430的那款手表相信大家还记得,连这个都被DIY了。85705基本特性是- small (34 x 30 mm physical size. Viewing area 28×19)- 3-line SPI 9-bit (Driver Sitronix ST7579-G2)- low power ......
wstt 微控制器 MCU
STM32的功能太强大了,强大到看了一遍都不知道该如何设置.
感觉比以前接触的ARM7的功能都多,很复杂啊......
dadat stm32/stm8
音频功率放大器,啸叫抑制
在输入音频信号有效值为 20mV 时,功率放大器的最大不失真功率(仅考 虑限幅失真)为5W,误差小于10%;怎么理解???...
Emp ADI 工业技术
XILINX NEXYS3-实现流水灯
本帖最后由 hjl240 于 2014-1-24 19:49 编辑 (本文适合FPGA及Verilog初学者,大牛们可以直接忽略)上一次已经讲过如何实现点亮全部的LED,这次分享一下如何实现简单的流水灯。如果不知道如 ......
hjl240 FPGA/CPLD
【为C2000做贡献】2812的SPWM源程序
有用的就拷过去,如果感觉好的话,我还会把SVPWM的程序奉上!! //SPWM #include "DSP281x_Device.h"#include "stdio.h"#include "math.h"#include "float.h"#define NX 404#define PI 3 ......
fxw451 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 890  2567  854  2403  2832  6  25  47  58  42 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved