电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

7005S55FGB

产品描述Dual-Port SRAM, 8KX8, 55ns, CMOS, PQFP68, 0.970 X 0.970 INCH, 0.080 INCH HEIGHT, GREEN, QFP-68
产品类别存储    存储   
文件大小358KB,共21页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

7005S55FGB概述

Dual-Port SRAM, 8KX8, 55ns, CMOS, PQFP68, 0.970 X 0.970 INCH, 0.080 INCH HEIGHT, GREEN, QFP-68

7005S55FGB规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明QFF, QFL68,.95SQ
针数68
Reach Compliance Codecompliant
ECCN代码3A001.A.2.C
最长访问时间55 ns
I/O 类型COMMON
JESD-30 代码S-PQFP-F68
JESD-609代码e3
长度24.2062 mm
内存密度65536 bit
内存集成电路类型DUAL-PORT SRAM
内存宽度8
功能数量1
端口数量2
端子数量68
字数8192 words
字数代码8000
工作模式ASYNCHRONOUS
最高工作温度125 °C
最低工作温度-55 °C
组织8KX8
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码QFF
封装等效代码QFL68,.95SQ
封装形状SQUARE
封装形式FLATPACK
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源5 V
认证状态Not Qualified
座面最大高度4.572 mm
最大待机电流0.03 A
最小待机电流4.5 V
最大压摆率0.3 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子面层MATTE TIN
端子形式FLAT
端子节距0.8 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度24.2062 mm
Base Number Matches1

文档预览

下载PDF文档
HIGH-SPEED
8K x 8 DUAL-PORT
STATIC RAM
Features
IDT7005S/L
True Dual-Ported memory cells which allow simultaneous
reads of the same memory location
High-speed access
– Military: 20/25/35/55/70ns (max.)
– Industrial: 35/55ns (max.)
– Commercial:15/17/20/25/35/55ns (max.)
Low-power operation
– IDT7005S
Active: 750mW (typ.)
Standby: 5mW (typ.)
– IDT7005L
Active: 700mW (typ.)
Standby: 1mW (typ.)
IDT7005 easily expands data bus width to 16 bits or more
using the Master/Slave select when cascading more than
one device
M/S = H for BUSY output flag on Master,
M/S = L for BUSY input on Slave
Interrupt Flag
On-chip port arbitration logic
Full on-chip hardware support of semaphore signaling
between ports
Fully asynchronous operation from either port
Devices are capable of withstanding greater than 2001V
electrostatic discharge
Battery backup operation—2V data retention
TTL-compatible, single 5V (±10%) power supply
Available in 68-pin PGA, quad flatpack, PLCC, and a 64-pin
thin quad flatpack
Industrial temperature range (-40°C to +85°C) is available
for selected speeds
Green parts available, see ordering information
Functional Block Diagram
OE
L
CE
L
R/W
L
OE
R
CE
R
R/W
R
I/O
0L
- I/O
7L
I/O
Control
BUSY
L
A
12L
A
0L
(1,2)
I/O
0R
-I/O
7R
I/O
Control
BUSY
R
Address
Decoder
13
(1,2)
MEMORY
ARRAY
13
Address
Decoder
A
12R
A
0R
CE
L
OE
L
R/W
L
ARBITRATION
INTERRUPT
SEMAPHORE
LOGIC
CE
R
OE
R
R/W
R
SEM
L
(2)
INT
L
NOTES:
1. (MASTER):
BUSY
is output; (SLAVE):
BUSY
is input.
2.
BUSY
outputs and
INT
outputs are non-tri-stated push-pull.
M/S
SEM
R
INT
R
(2)
2738 drw 01
SEPTEMBER 2012
1
©2012 Integrated Device Technology, Inc.
DSC 2738/17

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 992  2446  1324  2140  2356  20  50  27  44  48 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved