电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

DS1005H-75+T&R

产品描述Silicon Delay Line, 1-Func, 5-Tap, True Output, CMOS, PDSO8, 0.300 INCH, SOIC-8
产品类别逻辑    逻辑   
文件大小61KB,共6页
制造商Maxim(美信半导体)
官网地址https://www.maximintegrated.com/en.html
标准
下载文档 详细参数 全文预览

DS1005H-75+T&R概述

Silicon Delay Line, 1-Func, 5-Tap, True Output, CMOS, PDSO8, 0.300 INCH, SOIC-8

DS1005H-75+T&R规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Maxim(美信半导体)
零件包装代码SOIC
包装说明SOP,
针数8
Reach Compliance Codecompliant
其他特性BOTH LEADING & TRAILING EDGE ACCURACY; MAX FAN OUT OF 10 74LS LOAD PER OUTPUT
系列CMOS/TTL
输入频率最大值(fmax)8.33333 MHz
JESD-30 代码R-PDSO-G8
JESD-609代码e3
长度9.4615 mm
逻辑集成电路类型SILICON DELAY LINE
功能数量1
抽头/阶步数5
端子数量8
最高工作温度70 °C
最低工作温度
输出极性TRUE
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE
峰值回流温度(摄氏度)260
可编程延迟线NO
认证状态Not Qualified
座面最大高度4.57 mm
最大供电电压 (Vsup)5.25 V
最小供电电压 (Vsup)4.75 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层MATTE TIN
端子形式GULL WING
端子节距2.54 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
总延迟标称(td)75 ns
Base Number Matches1

文档预览

下载PDF文档
DS1005
5-Tap Silicon Delay Line
www.dalsemi.com
FEATURES
All-silicon time delay
5 taps equally spaced
Delay tolerance ±2 ns or ±3%, whichever is
greater
Stable and precise over temperature and
voltage range
Leading and trailing edge accuracy
Economical
Auto-insertable, low profile
Standard 14-pin DIP, 8-pin DIP, or 16-pin
SOIC
Tape and reel available for surface-mount
Low-power CMOS
TTL/CMOS compatible
Vapor phase, IR and wave solderability
Custom delays available
Quick turn prototypes
Extended temperature range available
IN
NC
NC
TAP 2
NC
TAP 4
GND
PIN ASSIGNMENT
1
2
3
4
5
6
7
14
13
12
11
10
9
8
V
CC
NC
TAP 1
NC
TAP 3
NC
TAP 5
IN
NC
NC
TAP 2
NC
TAP 4
NC
GND
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
V
CC
NC
NC
TAP 1
NC
TAP 3
NC
TAP 5
DS1005 14-Pin DIP (300-mil)
See Mech. Drawings Section
DS1005S 16-Pin SOIC
(300-mil)
See Mech. Drawings Section
8
7
6
5
V
CC
TAP 1
TAP 3
TAP 5
IN
TAP 2
TAP 4
GND
1
2
3
4
DS1005M 8-Pin DIP (300-mil)
See Mech. Drawings Section
PIN DESCRIPTION
TAP 1-TAP 5
V
CC
GND
NC
IN
- TAP Output Number
- +5 Volts
- Ground
- No Connection
- Input
DESCRIPTION
The DS1005 5-Tap Silicon Delay Line provides five equally spaced taps with delays ranging from 12 ns
to 250 ns, with an accuracy of
±2
ns or
±3%,
whichever is greater. This device is offered in a standard 14-
pin DIP, making it compatible with existing delay line products. Space-saving 8-pin DIPs and 16-pin
SOICs are also available. Both enhanced performance and superior reliability over hybrid technology is
achieved by the combination of a 100% silicon delay line and industry standard DIP and SOIC
packaging. In order to maintain complete pin compatibility, DIP packages are available with hybrid lead
configurations. The DS1005 reproduces the input logic level at each tap after the fixed delay specified by
the dash number in Table 1. The device is designed with both leading and trailing edge accuracy. Each
tap is capable of driving up to ten 74LS loads. Dallas Semiconductor can customize standard products to
meet special needs. For special requests and rapid delivery, call (972) 371–4348.
1 of 6
111799

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2780  681  1141  2892  1174  52  8  35  57  44 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved