电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY39015Z256-83MBI

产品描述Loadable PLD, 15ns, CMOS, PBGA256, 17 X 17 MM, 1.60 MM HEIGHT, 1 MM PITCH, TFBGA-256
产品类别可编程逻辑器件    可编程逻辑   
文件大小1MB,共57页
制造商Cypress(赛普拉斯)
下载文档 详细参数 全文预览

CY39015Z256-83MBI概述

Loadable PLD, 15ns, CMOS, PBGA256, 17 X 17 MM, 1.60 MM HEIGHT, 1 MM PITCH, TFBGA-256

CY39015Z256-83MBI规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Cypress(赛普拉斯)
零件包装代码BGA
包装说明LBGA,
针数256
Reach Compliance Codeunknown
JESD-30 代码S-PBGA-B256
长度17 mm
专用输入次数
I/O 线路数量134
端子数量256
最高工作温度85 °C
最低工作温度-40 °C
组织0 DEDICATED INPUTS, 134 I/O
输出函数MACROCELL
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状SQUARE
封装形式GRID ARRAY, LOW PROFILE
峰值回流温度(摄氏度)NOT SPECIFIED
可编程逻辑类型LOADABLE PLD
传播延迟15 ns
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压1.95 V
最小供电电压1.65 V
标称供电电压1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度17 mm
Base Number Matches1

文档预览

下载PDF文档
PRELIMINARY
Delta39K™ ISR™
CPLD Family
CPLDs at FPGA Densities™
Features
•High density
— 15K to 350K usable gates
— 256 to 5376 macrocells
— 92 to 520 maximum I/O pins
— 12 Dedicated Inputs including 4 clock pins, 4 global
control signal pins and 4 JTAG interface pins for
reconfigurability
•Embedded Memory
— 40K to 840K bits embedded SRAM
• 32K to 672K bits of (single port) Cluster memory
• 8K to 168K bits of (dual port) Channel memory
•High speed - 250-MHz in-system operation
•AnyVolt™ interface
— 3.3V, 2.5V and 1.8V V
CC
versions available
— 3.3V, 2.5V and 1.8V I/O capability on all versions
• Low Power Operation
0.18-µm 6-layer metal SRAM-based logic process
— Full-CMOS implementation of product term array
Standby current as low as 100
µA
at 1.8V V
CC
•Simple timing model
— No penalty for using full 16 product terms / macrocell
— No delay for single product term steering or sharing
•Flexible clocking
— 4 synchronous clocks per device
— 1 spread-aware PLL drives all 4 clock networks
— Locally generated Product Term clock
— Clock polarity control at each register
•Carry-chain logic for fast and efficient arithmetic opera-
tions
•Multiple I/O standards supported
— LVCMOS (3.3/3.0/2.5/1.8V), LVTTL, 3.3V PCI, SSTL2
(I-II), SSTL3 (I-II), HSTL (I-IV), and GTL+
•Compatible with NOBL™, ZBT™, and QDR™ SRAMs
•Programmable slew rate control on each I/O pin
•User-Programmable Bus Hold capability on each I/O pin
•Fully PCI compliant (to 66 MHz 64-bit PCI spec rev2.2)
•Compact PCI hot swap compatible
•Multiple package/pinout offering across all densities
— 144 to 676 pins in PQFP, BGA and FBGA packages
— Same pinout for 3.3V/2.5V and 1.8V devices
— Simplifies design migration across density
— Self-Boot™ solution in BGA and FBGA packages
•In-System Reprogrammable™ (ISR™)
— JTAG-compliant on-board programming
— Design changes don’t cause pinout changes
•IEEE1149.1 JTAG boundary scan
Development Software
•Warp™
— IEEE 1076/1164 VHDL or IEEE 1364 Verilog context
sensitive editing.
— Active-HDL FSM graphical finite state machine editor
— Active-HDL SIM post-synthesis timing simulator
— Architecture Explorer for detailed design analysis
— Static Timing Analyzer for critical path analysis
— Available on Windows 95, 98 & NT for $99
— Supports all Cypress Programmable Logic Products
Delta39K™ ISR CPLD Family Members
Typical
Gates
[1]
8K–24K
16K–48K
23K–72K
46K–144K
77K–241K
92K–288K
115K–361K
161K–505K
Cluster
memory
(Kbits)
32
64
96
192
320
384
480
672
Channel
memory
(Kbits)
8
16
24
48
80
96
120
168
Maximum
I/O Pins
134
176
218
302
386
428
470
520
f
MAX2
(MHz)
256
238
238
222
181
181
167
154
Speed - t
PD
Pin-to-Pin
(ns)
6.5
7.0
7.0
7.5
8.5
8.5
8.5
9.0
Standby I
CC
[2]
T
A
=25°C
3.3/2.5V
10 mA
10 mA
10 mA
10 mA
10 mA
10 mA
10 mA
10 mA
1.8V
100
µA
200
µA
300
µA
600
µA
1250
µA
1250
µA
1500
µA
2100
µA
Device
39K15
39K30
39K50
39K100
39K165
39K200
39K250
39K350
Macrocells
256
512
768
1536
2560
3072
3840
5376
Note:
1. Upper limit of typical gates is calculated by assuming only 10% of the channel memory is used.
2. Standby I
CC
values are with PLL not utilized, no output load and stable inputs
Cypress Semiconductor Corporation
Document #: 38-03039 Rev. **
3901 North First Street
San Jose
CA 95134
• 408-943-2600
Revised April 4, 2001
SENSORTILE 麦克风应用
看了论坛中关于sensortile 套件的测试和应用,想利用sensortlie的麦克风做一下声音的采集然后进行分析,对于声音的存取有什么好一点的思路么 ...
木木铁 MEMS传感器
请问中断处理过程中 中断被禁止多久
中断的过程是这样的吧: 硬件设备发生中断时,ISR会禁止同级和低级中断,然后根据IRQ返回关联的SysIntr,内核根据ISR返回的SysIntr唤醒相应的IST(SysIntr与IST创建的Event关联),IST处理中断 ......
welkinjiao 嵌入式系统
LED路灯为什么要进行二次光学设计
有做过led的朋友情回答,为什么led路灯还有进行二次光学设计...
arkor LED专区
RVB2601初体验
很早这个板子就到手里了,之前没有接触过RISC-V,一直听说RISC-V是arm的最相近的开源替代品,总想着要接触以下,正好根据这次机会体验一下新的宠儿。 话不多说,很多人都进行了开箱 ......
秦天qintian0303 玄铁RISC-V活动专区
f207vet6 我的can通信怎么不行
/** ****************************************************************************** * @file TIM/TIM1_Synchro/main.c * @author MCD Application Team * @version V1.0.0 ......
weigongyuan stm32/stm8
DCR022405P的技术参数
DCR022405P的技术参数 产品型号:DCR022405P 输出电压最小值(V):4.900 输出电压最大值(V):5.100 容限(%):2 输出电流(mA):400 输入电压最小值(V):21.600 输入电压最大值(V):26.400 效率典 ......
huanghuaiping 单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1486  639  1964  2328  1802  8  3  36  5  26 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved