电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530EB622M080BGR

产品描述LVPECL Output Clock Oscillator
产品类别无源元件    振荡器   
文件大小171KB,共10页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

530EB622M080BGR概述

LVPECL Output Clock Oscillator

530EB622M080BGR规格参数

参数名称属性值
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
制造商序列号SI530
振荡器类型LVPECL
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
P
R E L I M I N A R Y
D
A TA
S
H E E T
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 6.
Applications
SONET/SDH
Networking
SD/HD video
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 5.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK+
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Preliminary Rev. 0.4 5/06
Copyright © 2006 by Silicon Laboratories
Si530/531
This information applies to a product under development. Its characteristics and specifications are subject to change without notice.
MAPLAB X IDE 一个警告
newmain.c:18 warning: variable "_a" is not used newmain.c:18 warning: variable "_average" is not used newmain.c:25 warning: expression generates no code 我main函数中已经给这 ......
男哥 Microchip MCU
自建房智能家居方案
...
yixlin DIY/开源硬件专区
关于RTL8201PHY芯片的问题
我目前在调试RTL8201的PHY配置. 硬件电路应该没什么问题. 但我现在在系统启动后,我先去拉8201的reset 管脚另它复位. 然后我将 04 寄存器里所有的双工模式和速度模式都mask上. 之后8201 ......
bluemaple 嵌入式系统
麻烦大家能否推荐一款有图像识别功能的MCU
麻烦大家能否推荐一款有图像识别功能的MCU....
ZHANGXUEJIE 微控制器 MCU
IBM移动硬盘问题~!(急)
大家好,我有一个IBM的移动硬盘,昨天一直好好的,我插进电脑时,发现了3个EXE文件,我就随手删掉了`还把移动硬盘里的Recycled删了``然后我没停止移动硬盘,就直接把移动硬盘从USB上取了出来```当我 ......
totoro3425 嵌入式系统
一个清华大学的Cadence教程
这个教程在网上广泛传播了。我又拿出来给大家分享一下,主要是感觉内容相对同类的介绍而言比较好,何况还是清华的牌子,不过内容大家注意更新,新的工具会有一些出入。 Cadence设计系统介绍 ......
ys3663391 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 851  644  2252  1424  1680  18  40  28  34  51 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved