电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962F0422903QYA

产品描述Field Programmable Gate Array, 1536 CLBs, 320640 Gates, CMOS, CQFP280, CERAMIC, QFP-280
产品类别可编程逻辑器件    可编程逻辑   
文件大小1MB,共38页
制造商Cobham Semiconductor Solutions
下载文档 详细参数 全文预览

5962F0422903QYA概述

Field Programmable Gate Array, 1536 CLBs, 320640 Gates, CMOS, CQFP280, CERAMIC, QFP-280

5962F0422903QYA规格参数

参数名称属性值
厂商名称Cobham Semiconductor Solutions
零件包装代码QFP
包装说明QFF,
针数280
Reach Compliance Codeunknown
ECCN代码3A001.A.2.C
CLB-Max的组合延迟1.01 ns
JESD-30 代码S-CQFP-F280
JESD-609代码e0
长度40 mm
可配置逻辑块数量1536
等效关口数量320640
端子数量280
最高工作温度125 °C
最低工作温度-55 °C
组织1536 CLBS, 320640 GATES
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码QFF
封装形状SQUARE
封装形式FLATPACK
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
筛选级别MIL-PRF-38535 Class Q
座面最大高度2.42 mm
最大供电电压2.7 V
最小供电电压2.3 V
标称供电电压2.5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子面层TIN LEAD
端子形式FLAT
端子节距0.5 mm
端子位置QUAD
总剂量300k Rad(Si) V
宽度40 mm
Base Number Matches1

文档预览

下载PDF文档
Standard Products
UT6325 RadHard Eclipse FPGA
Data Sheet
September 2006
www.aeroflex.com/RadHardFPGA
FEATURES
0.25µm, five-layer metal, ViaLink
TM
epitaxial CMOS
process for smallest die sizes
One-time programmable, ViaLink technology for
personalization
Typical performance characteristics -- 120 MHz 16-bit
counters, 120 MHz datapaths, 60+ MHz FIFOs
2.5V core supply voltage, 3.3V I/O supply voltage
Up to 320,000 system gates (non-volatile)
I/Os
- Interfaces with 3.3 volt
- PCI compliant with 3.3 volt
- Full JTAG 1149.1 compliant
- Registered I/O cells with individually controlled enables
Radiation-hardened design; total dose irradiation testing to
MIL-STD-883 Test Method 1019
- Total-dose: 300 krad(Si)
- SEL Immune: >120MeV-cm
2
/mg
- LET
TH
(0.25) MeV-cm
2
/mg:
>42 logic cell flip flops
>64 for embedded SRAM
- Saturated Cross Section (cm2) per bit
5.0E-7 logic cell flip flops
2.0E-7 embedded SRAM
Up to 24 dual-port RadHard SRAM modules, organized in
user-configurable 2,304 bit blocks
- 5ns access times, each port independently accessible
- Fast and efficient for FIFO, RAM, and initialized RAM
functions
100% routable with full logic cell utilization and 100% user
fixed I/O
Variable-grain logic cells provide high performance and
100% utilization
Typical logic utilization = 65-80% (design dependent)
Comprehensive design tools include high quality Verilog/
VHDL synthesis and simulation
QuickLogic IP available for microcontrollers, DRAM
controllers, USART and PCI
Packaged in a 208-pin CQFP, 288 CQFP, 484 CCGA, 484
CLGA, 208 PQFP, 280 PBGA, and 484 PBGA
Standard Microcircuit Drawing 5962-04229
- QML qualified
INTRODUCTION
The RadHard Eclipse Field Programmable Gate Array Family
(FPGA) offers up to 320,000 system gates including Dual-Port
RadHard SRAM modules. It is fabricated on 0.25µm five-layer
metal ViaLink CMOS process and contains a maximum of 1,536
logic cells and 24 dual-port RadHard SRAM modules (see
Figure 1 Block Diagram). Each RAM module has 2,304 RAM
bits, for a maximum total of 55,300 bits. Please reference
product family comparison chart on page 2.
RAM modules are Dual Port (one asynchronous/synchronous
read port, one write port) and can be configured into one of four
modes (see Figure 2). Designers can cascade multiple RAM
modules to increase the depth or width allowed in single
modules by connecting corresponding address lines together and
dividing the words between modules (see Figure 3). This
approach allows a variety of address depths and word widths to
be tailored to a specific application.
The RadHard Eclipse FPGA is available in a 208-pin Cerquad
Flatpack, allowing access to 99 bidirectional signal I/O, 1
dedicated clock, 8 programmable clocks and 16 high drive
inputs. Other package options include a 288 CQFP, 484 CCGA
and a 484 CLGA.
Aeroflex uses QuickLogic Corporation’s licensed ESP
(Embedded Standard Products) technology. QuickLogic is a
pioneer in the FPGA semiconductor and software tools field.
1
8 Way Splitter Workspace_____Genesys2020__1/8
494807494808494809 494810494811494812494813 ...
btty038 无线连接
[涨知识]预防PCB板设计后翘曲的技巧
印制电路板翘曲的成因,一个方面是所采用的基板(覆铜板)可能翘曲,但在印制电路板加工过程中,因为热应力,化学因素影响,及生产工艺不当也会造成印制电路板产生翘曲。 220557220558 ......
qwqwqw2088 PCB设计
大家觉得关于LPC1114还应该分享些什么呢?
说真的,关于LPC1114其实比较简单,NXP的例程也比较丰富,唯一的缺陷就是库函数不全而且也没有一个完整的说明文档,真想用的话,很多的底层需要自己去构建,那么大家觉得我们都应该分享一些什么 ......
lixiaohai8211 NXP MCU
问一下声音优化的问题
现在我要优化音频,希望能有一个可以直接对dsp芯片操作的api,现在的芯片是ti的tms320c54X系列芯片,可是我在下到的文档里面看到的函数好像都是dsp开发用的,没有对应用类直接支持的函数。 ......
highsea 嵌入式系统
DSP控制电机
各位老师好,我做的DSP控制BLDC,我想知道DSP开发板上的PWM引脚电压由什么决定呢?为什么PWM引脚输出电压利用不同的程序引脚电压不同?不应该峰值是不变的吗?我的DSP开发板上6个PWM输出的分别 ......
studyking DSP 与 ARM 处理器
丝印是oemr的是什么芯片 初步看应该是射频开关之类的
丝印是oemr的是什么芯片 初步看应该是射频开关之类的file:///c:/users/administrator/appdata/roaming/360se6/User Data/temp/111216hirrteakeeui0dka.png210532 ...
suyou123 测试/测量

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1217  1606  628  719  289  30  44  29  15  41 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved