电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3P125-TQ144II

产品描述FPGA, 3072 CLBS, 125000 GATES, 350MHz, PQFP144, 20 X 20 MM, 1.40 MM HEIGHT, 0.50 MM PITCH, TQFP-144
产品类别可编程逻辑器件    可编程逻辑   
文件大小6MB,共206页
制造商Microsemi
官网地址https://www.microsemi.com
下载文档 详细参数 全文预览

A3P125-TQ144II概述

FPGA, 3072 CLBS, 125000 GATES, 350MHz, PQFP144, 20 X 20 MM, 1.40 MM HEIGHT, 0.50 MM PITCH, TQFP-144

A3P125-TQ144II规格参数

参数名称属性值
厂商名称Microsemi
包装说明LFQFP,
Reach Compliance Codeunknown
最大时钟频率350 MHz
JESD-30 代码S-PQFP-G144
长度20 mm
可配置逻辑块数量3072
等效关口数量125000
端子数量144
最高工作温度85 °C
最低工作温度-40 °C
组织3072 CLBS, 125000 GATES
封装主体材料PLASTIC/EPOXY
封装代码LFQFP
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE, FINE PITCH
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压1.575 V
最小供电电压1.425 V
标称供电电压1.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
宽度20 mm
Base Number Matches1

文档预览

下载PDF文档
v1.1
ProASIC3 Flash Family FPGAs
with Optional Soft ARM
®
Support
Features and Benefits
High Capacity
• 15 k to 1 M System Gates
• Up to 144 kbits of True Dual-Port SRAM
• Up to 300 User I/Os
®
Reprogrammable Flash Technology
130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS Process
Live at Power-Up (LAPU) Level 0 Support
Single-Chip Solution
Retains Programmed Design when Powered Off
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• Secure ISP Using On-Chip 128-Bit Advanced Encryption
Standard (AES) Decryption (except ARM-enabled ProASIC
®
3
devices) via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X
and LVCMOS
2.5 V / 5.0 V Input
• Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS (A3P250 and above)
• I/O Registers on Input, Output, and Enable Paths
• Hot-Swappable and Cold Sparing I/Os
• Programmable Output Slew Rate
and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC3 Family
• Six CCC Blocks, One with an Integrated PLL
• Configurable
Phase-Shift,
Multiply/Divide,
Capabilities and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
Delay
Low Power
• Core Voltage for Low Power
• Support for 1.5 V-Only Systems
• Low-Impedance Flash Switches
Embedded Memory
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
• 1 kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18)
ARM Processor Support in ProASIC3 FPGAs
• M1 and M7 ProASIC3 Devices—Cortex-M1 and CoreMP7 Soft
Processor Available with or without Debug
Advanced I/O
• 700 Mbps DDR, LVDS-Capable I/Os (A3P250 and above)
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
Table 1 •
ProASIC3 Product Family
ProASIC3 Devices
A3P015
1
ARM7 Devices
Cortex-M1 Devices
1
System Gates
15 k
Typical Equivalent Macrocells
128
VersaTiles (D-flip-flops)
384
RAM kbits (1,024 bits)
4,608-Bit Blocks
FlashROM Bits
1k
2
Secure (AES) ISP
Integrated PLL in CCCs
3
VersaNet Globals
6
I/O Banks
2
Maximum User I/Os
49
Package Pins
QFN
QN68
VQFP
TQFP
PQFP
FBGA
A3P030
A3P060
A3P125
A3P250
M1A3P250
250 k
2,048
6,144
36
8
1k
Yes
1
18
4
157
QN132
5
VQ100
PQ208
FG144/256
5
PQ208
FG144/256/
484
PQ208
FG144/256/
484
PQ208
FG144/256/
484
A3P400
M1A3P400
400 k
9,216
54
12
1k
Yes
1
18
4
194
A3P600
M1A3P600
600 k
13,824
108
24
1k
Yes
1
18
4
235
A3P1000
M7A3P1000
M1A3P1000
1M
24,576
144
32
1k
Yes
1
18
4
300
30 k
256
768
1k
6
2
81
QN48, QN68,
QN132
VQ100
60 k
512
1,536
18
4
1k
Yes
1
18
2
96
QN132
VQ100
TQ144
FG144
125 k
1,024
3,072
36
8
1k
Yes
1
18
2
133
QN132
VQ100
TQ144
PQ208
FG144
Notes:
1. Refer to the
CoreMP7
datasheet or
Cortex-M1
product brief for more information.
2. AES is not available for ARM-enabled ProASIC3 devices.
3. Six chip (main) and three quadrant global networks are available for A3P060 and above.
4. For higher densities and support of additional features, refer to the
ProASIC3E Flash Family FPGAs
handbook.
5. The M1A3P250 device does not support this package.
† A3P015 and A3P030 devices do not support this feature.
February 2009
© 2009 Actel Corporation
‡ Supported only by A3P015 and A3P030 devices.
I
51内部eeprom读写实现掉电存储
利用51片内eeprom读写,存储数据与读数据,实现掉电存储功能,不需外部资源,如:24c02等。...
青云LI 模拟电子
IAR出错
各位路过的大神帮个忙,小弟不才,在用IAR5.4的时候遇到了麻烦,我使用的IAR5.4的破解版,之前还用着好好的,现在用就出现了错误,不知道是不是哪里没有设置好,杀毒软件啥的我都关掉了,但还是 ......
雨轩.念 微控制器 MCU
【HC32F460开发板测评】NO.2 熟悉开发流程以及不同外设功能
【前言】 上篇完成了开箱报告,对华大的 HC32F460 开发板有了初步了解,从开发生态、官网资源、手册及软硬件资料等方面给大家做了介绍,非常感谢原厂和EEWorld 对我提到的意见做了详尽回复。 ......
yang377156216 国产芯片交流
求购Explorer 16 Development Board (100-pin)(DM240001)
求购Explorer 16 Development Board,有闲置的求转让,谢谢了!{:1_143:} 不过最近两天穷,先打广告,发了工资再交易。 ...
lcofjp 淘e淘
[RFID]射频卡介绍(三)ID-T5557
【基本情况】 T5557是美国Atmel公司生产的多功能非接触式R/W辨识集成电路,适用于125KHz频率范围。 非接触方式的读/写数据传输 从100 KHz到150KHz的无线电载波频率 与e5550产品兼容并扩 ......
fish001 无线连接
问个sql server ce的问题,大侠帮忙
本人正在开发一个单机版的数据库应用程序,不过这个平台是基于wince系统的,我采用的工具是sql server ce和evc 4.0,现在在编制程序的过程当中,发现sql server ce对结构化查询语言sql是不是并 ......
pcb168 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 773  1176  1055  314  1048  1  8  11  34  39 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved