电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

DS1021S-50

产品描述Silicon Delay Line, Programmable, 1-Func, 255-Tap, True Output, CMOS, PDSO16, 0.300 INCH, SOIC-16
产品类别逻辑    逻辑   
文件大小192KB,共9页
制造商DALLAS
官网地址http://www.dalsemi.com
下载文档 详细参数 全文预览

DS1021S-50在线购买

供应商 器件名称 价格 最低购买 库存  
DS1021S-50 - - 点击查看 点击购买

DS1021S-50概述

Silicon Delay Line, Programmable, 1-Func, 255-Tap, True Output, CMOS, PDSO16, 0.300 INCH, SOIC-16

DS1021S-50规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称DALLAS
包装说明0.300 INCH, SOIC-16
Reach Compliance Codeunknown
其他特性PROGRAMMABLE USING 3-WIRE SERIAL PORT OR 8-BIT PARALLEL PORT
系列CMOS/TTL
输入频率最大值(fmax)3.63636 MHz
JESD-30 代码R-PDSO-G16
JESD-609代码e0
逻辑集成电路类型SILICON DELAY LINE
功能数量1
抽头/阶步数255
端子数量16
最高工作温度70 °C
最低工作温度
输出极性TRUE
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装等效代码SOP16,.4
封装形状RECTANGULAR
封装形式SMALL OUTLINE
电源5 V
最大电源电流(ICC)30 mA
可编程延迟线YES
Prop。Delay @ Nom-Sup137.5 ns
认证状态Not Qualified
最大供电电压 (Vsup)5.25 V
最小供电电压 (Vsup)4.75 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn/Pb)
端子形式GULL WING
端子节距1.27 mm
端子位置DUAL
总延迟标称(td)137.5 ns
Base Number Matches1

文档预览

下载PDF文档
DS1021
Programmable 8-Bit
Silicon Delay Line
www.dalsemi.com
FEATURES
All-silicon time delay
Models with 0.25 ns and 0.5 ns steps
Programmable using 3-wire serial port or 8-
bit parallel port
Leading and trailing edge accuracy
Economical
Auto-insertable, low profile, 16-pin SOIC
package
Low-power CMOS
TTL/CMOS-compatible
Vapor phase, IR and wave solderable
PIN ASSIGNMENT
IN
E
Q/PO
P1
P2
P3
P4
GND
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
V
CC
OUT
S
P7
P6
C
P5
D
DS1021S 16-Pin SOIC (300-mil)
See Mech. Drawings Section
PIN DESCRIPTION
IN
P0-P7
GND
OUT
V
CC
S
E
C
Q
D
- Delay Input
- Parallel Program Pins
- Ground
- Delay Output
- +5 Volts
- Mode Select
- Enable
- Serial Port Clock
- Serial Data Output
- Serial Data Input
DESCRIPTION
The DS1021 Programmable 8-Bit Silicon Delay Line consists of an 8-bit, user-programmable CMOS
silicon integrated circuit. Delay values, programmed using either the 3-wire serial port or the 8-bit
parallel port, can be varied over 256 equal steps. The faster model (-25) offers a maximum delay of 73.75
ns with an incremental delay of 0.25 ns, while the slower model (-50) has a maximum delay of 137.5 ns
with an incremental delay of 0.5 ns. Both models have an inherent (step zero) delay of 10 ns. After the
user-determined delay, the input logic state is reproduced at the output without inversion. The DS1021 is
TTL- and CMOS-compatible, capable of driving 10 74LS-type loads, and features both rising and falling
edge accuracy.
The all-CMOS DS1021 integrated circuit has been designed as a reliable, economic alternative to hybrid
programmable delay lines. It is offered in a space-saving surface mount 16-pin SOIC.
1 of 9
111799

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1021  21  783  483  2610  21  1  16  10  53 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved