电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8N3QV01KG-0052CDI8

产品描述LVPECL Output Clock Oscillator
产品类别无源元件    振荡器   
文件大小209KB,共23页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

8N3QV01KG-0052CDI8在线购买

供应商 器件名称 价格 最低购买 库存  
8N3QV01KG-0052CDI8 - - 点击查看 点击购买

8N3QV01KG-0052CDI8概述

LVPECL Output Clock Oscillator

8N3QV01KG-0052CDI8规格参数

参数名称属性值
厂商名称IDT (Integrated Device Technology)
Reach Compliance Codecompliant
振荡器类型LVPECL
Base Number Matches1

文档预览

下载PDF文档
Quad-Frequency Programmable
VCXO
IDT8N3QV01 Rev G
DATA SHEET
General Description
The IDT8N3QV01 is a Quad-Frequency Programmable VCXO with
very flexible frequency and pull-range programming capabilities.
The device uses IDT’s fourth generation FemtoClock® NG
technology for an optimum of high clock frequency and low phase
noise performance. The device accepts 2.5V or 3.3V supply and is
packaged in a small, lead-free (RoHS 6) 10-lead Ceramic 5mm x
7mm x 1.55mm package.
Besides the 4 default power-up frequencies set by the FSEL0 and
FSEL1 pins, the IDT8N3QV01 can be programmed via the I
2
C
interface to any output clock frequency between 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz to a very high degree of
precision with a frequency step size of 435.9Hz ÷N (N is the PLL
output divider). Since the FSEL0 and FSEL1 pins are mapped to 4
independent PLL M and N divider registers (P, MINT, MFRAC and
N), reprogramming those registers to other frequencies under
control of FSEL0 and FSEL1 is supported. The extended
temperature range supports wireless infrastructure, tele-
communication and networking end equipment requirements. The
device is a member of the high-performance clock family from IDT.
Features
Fourth generation FemtoClock® NG technology
Programmable clock output frequency from 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz
Four power-up default frequencies (see part number order
codes), reprogrammable by I
2
C
I
2
C programming interface for the output clock frequency, APR
and internal PLL control registers
Frequency programming resolution is 435.9Hz ÷N
Absolute pull-range (APR) programmable from ±4.5 to
±754.5ppm
One 2.5V or 3.3V LVPECL differential clock output
Two control inputs for the power-up default frequency
LVCMOS/LVTTL compatible control inputs
RMS phase jitter @ 156.25MHz (12kHz - 20MHz):
0.487ps (typical)
RMS phase jitter @ 156.25MHz (1kHz - 40MHz):
0.614ps (typical)
2.5V or 3.3V supply voltage modes
-40°C to 85°C ambient operating temperature
Available in Lead-free (RoHS 6) package
Block Diagram
OSC
114.285 MHz
÷MINT,
MFRAC
2
VC
FSEL1
FSEL0
SCLK
SDATA
OE
Pulldown
Pulldown
Pullup
Pullup
Pullup
Pin Assignment
÷P
PFD
&
LPF
FemtoClock® NG
VCO
1950-2600MHz
÷N
Q
nQ
SDATA
SCLK
10
VC 1
OE 2
V
EE
3
4
FSEL0
9
8
7
V
CC
nQ
Q
5
6
A/D
7
25
Configuration Register (ROM)
(Frequency, APR, Polarity)
I
2
C Control
7
IDT8N3QV01 Rev G
10-lead Ceramic 5mm x 7mm x 1.55mm
package body
CD Package
Top View
IDT8N3QV01GCD REVISION A
MARCH 6, 2012
1
©2012 Integrated Device Technology, Inc.
FSEL1
变频器前加滤波器的作用?
什么情况下变频器前面加滤波器,后面加电抗器?...
simonprince 模拟电子
新年祝福语 欢乐大竞猜
录音我要好好想想...
qadgg 聊聊、笑笑、闹闹
Win Ce开发教程
时髦的WinCE 开发教程,及资料...
jiki119 嵌入式系统
请教一下5V电源上尖峰问题
各位老师们请教一下,5V电源上有峰峰值300多mv的尖峰,尖峰宽度200us,会影响电路工作? 655256 ...
Aguilera 电源技术
7815 7915 带来的工频率干扰如何处理
用7815 7915 正负电源给ad620供电,输入一个20mv的直流信号,放大15倍 出来应该是300mv的直流信号,但是现在波形是频率为50hz,占空比为50%,幅度300mv的方波,请问这是怎么回事? 我用蓄电池+-15v供 ......
还我今生 模拟电子
FILEIOSHELL 和HEX2BIN两个文件有什么区别
看文档SPRAAQ2中用了两个文件,其中对APPCODE的由HEX到BIN用了FILEOSHELL,而对在RAM中运行的程序用了HEX2BIN,这两个有区别吗?...
book1bug 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 414  2112  966  399  1903  44  26  37  27  29 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved