电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8161V18AD-300IT

产品描述Cache SRAM, 1MX18, 5ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, FBGA-165
产品类别存储    存储   
文件大小716KB,共34页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS8161V18AD-300IT概述

Cache SRAM, 1MX18, 5ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, FBGA-165

GS8161V18AD-300IT规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码BGA
包装说明TBGA,
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE
JESD-30 代码R-PBGA-B165
长度15 mm
内存密度18874368 bit
内存集成电路类型CACHE SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量165
字数1048576 words
字数代码1000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织1MX18
封装主体材料PLASTIC/EPOXY
封装代码TBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, THIN PROFILE
并行/串行PARALLEL
认证状态Not Qualified
座面最大高度1.2 mm
最大供电电压 (Vsup)2 V
最小供电电压 (Vsup)1.6 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
宽度13 mm
Base Number Matches1

文档预览

下载PDF文档
Preliminary
GS8161V18A(T/D)/GS8161V32A(D)/GS8161V36A(T/D)
100-Pin TQFP & 165-Bump BGA
Commercial Temp
Industrial Temp
1M x 18, 512K x 32, 512K x 36
18Mb Sync Burst SRAMs
Flow Through/Pipeline Reads
350 MHz–150 MHz
1.8 V V
DD
1.8 V I/O
Features
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 1.8 V +10%/–10% core power supply
• 1.8 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-pin TQFP and 165-bump BGA packages
The function of the Data Output register can be controlled by the
user via the FT mode pin (Pin 14). Holding the FT mode pin low
places the RAM in Flow Through mode, causing output data to
bypass the Data Output Register. Holding FT high places the RAM
in Pipeline mode, activating the rising-edge-triggered Data Output
Register.
SCD Pipelined Reads
The GS8161V18A(T/D)/GS8161V32A(D)/GS8161V36A(T/D) is
a SCD (Single Cycle Deselect) pipelined synchronous SRAM.
DCD (Dual Cycle Deselect) versions are also available. SCD
SRAMs pipeline deselect commands one stage less than read
commands. SCD RAMs begin turning off their outputs
immediately after the deselect command has been captured in the
input registers.
Functional Description
Applications
The GS8161V18A(T/D)/GS8161V32A(D)/GS8161V36A(T/D) is
an 18,874,368-bit high performance synchronous SRAM with a 2-
bit burst address counter. Although of a type originally developed
for Level 2 Cache applications supporting high performance
CPUs, the device now finds application in synchronous SRAM
applications, ranging from DSP main store to networking chip set
support.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write control
inputs.
Controls
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV) and write control inputs (Bx, BW,
GW) are synchronous and are controlled by a positive-edge-
triggered clock input (CK). Output enable (G) and power down
control (ZZ) are asynchronous inputs. Burst cycles can be initiated
with either ADSP or ADSC inputs. In Burst mode, subsequent
burst addresses are generated internally and are controlled by
ADV. The burst address counter may be configured to count in
either linear or interleave order with the Linear Burst Order (LBO)
input. The Burst function need not be used. New addresses can be
loaded on every cycle with no degradation of chip performance.
Sleep Mode
Low power (Sleep mode) is attained through the assertion (High)
of the ZZ signal, or by stopping the clock (CK). Memory data is
retained during Sleep mode.
Core and Interface Voltages
The GS8161V18A(T/D)/GS8161V32A(D)/GS8161V36A(T/D)
operates on a 1.8 V power supply. All input are 1.8 V compatible.
Separate output power (V
DDQ
) pins are used to decouple output
noise from the internal circuits and are 1.8 V compatible.
Parameter Synopsis
-350
Pipeline
3-1-1-1
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
1.8
2.85
395
455
4.5
4.5
270
305
-333
2.0
3.0
370
430
4.7
4.7
250
285
-300
2.2
3.3
335
390
5.0
5.0
230
270
-250
2.3
4.0
280
330
5.5
5.5
210
240
-200
2.7
5.0
230
270
6.5
6.5
185
205
-150
3.3
6.7
185
210
7.5
7.5
170
190
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Flow
Through
2-1-1-1
Rev: 1.00a 6/2003
1/34
© 2003, Giga Semiconductor, Inc.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
匹配滤波器的物理解释
滤波器是一种选频装置,可以使信号中特定的频率成分通过,而极大地衰减其它频率成分。在测试装置中,利用滤波器的这种选频作用,可以滤除干扰噪声或进行频谱分析。广义地讲,任何一种信息 ......
Aguilera DSP 与 ARM 处理器
【测评SGP40】4、zynq +SVM40
这一篇我开始通过zynq开发板连接SEK-SVM40平台,读取温湿度及VOC-index值 首先搭建环境:建立VIVADO 工程,添加zynq最小系统核,设置PS端口Uart 0 和Uart 1 530164530165 编译生成PL端 ......
打破传统 传感器
ARM、DSP、FPGA的技术特点和区别
本帖最后由 paulhyde 于 2014-9-15 04:01 编辑 ARM(Advanced RISC Machines)是微处理器行业的一家知名企业,设计了大量高性能、廉价、耗能低的RISC处理器、相关技术及软 件。ARM架构是面向低 ......
liuyong1989 电子竞赛
东芝光继电器TLP3547小电流导通长时间稳定性
这边通过USB供电设置通断,观察在0.5~1A供电下,器件热耗稳定性 data:image/png;base64,iVBORw0KGgoAAAANSUhEUgAAAfsAAAJrCAIAAABoZ61bAAAgAElEQVR4nFy7Z3Br6XnnOVVbuzNjedSSrW519w3MmQgEkYhI5 ......
cwj000cwj 东芝光电继电器TLP3547评测
关于mega16的T0工作模式的疑问
在马潮老师的书上看到有讲解,MEAG16的T0工作模式部分讲解为有四种模式,对应有四种计数方式,例子题目是“N分 频系统的设计”,程序如下: /****************************************** ......
springvirus 单片机
EEWORLD大学堂----designing electrical systems vol 1
designing electrical systems vol 1:https://training.eeworld.com.cn/course/67781James Stallcup, Sr. has reinvented Designing Electrical Systems that catapulted him to the forefront ......
Lemontree 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 471  972  1461  953  583  10  20  30  12  53 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved