电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS88237AB-166IT

产品描述Cache SRAM, 256KX36, 2.9ns, CMOS, PBGA119, PLASTIC, BGA-119
产品类别存储    存储   
文件大小743KB,共28页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS88237AB-166IT概述

Cache SRAM, 256KX36, 2.9ns, CMOS, PBGA119, PLASTIC, BGA-119

GS88237AB-166IT规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码BGA
包装说明BGA, BGA119,7X17,50
针数119
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间2.9 ns
其他特性PIPELINED ARCHITECTURE; IT CAN ALSO OPERATE WITH 3.3V SUPPLY
最大时钟频率 (fCLK)166 MHz
I/O 类型COMMON
JESD-30 代码R-PBGA-B119
JESD-609代码e0
长度22 mm
内存密度9437184 bit
内存集成电路类型CACHE SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量119
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织256KX36
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA119,7X17,50
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
电源2.5/3.3 V
认证状态Not Qualified
座面最大高度1.99 mm
最大待机电流0.03 A
最小待机电流2.3 V
最大压摆率0.215 mA
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层TIN LEAD
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
GS88237AB-250/225/200/166/150/133
119-Bump BGA
Commercial Temp
Industrial Temp
Features
256K x 36
9Mb Synchronous Burst SRAMs
250 MHz–133 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
• Single/Dual Cycle Deselect selectable
• IEEE 1149.1 JTAG-compatible Boundary Scan
• ZQ mode pin for user-selectable high/low output drive
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 119-bump BGA package
SCD and DCD Pipelined Reads
The GS88237AB is a SCD (Single Cycle Deselect) and DCD
(Dual Cycle Deselect) pipelined synchronous SRAM. DCD
SRAMs pipeline disable commands to the same degree as read
commands. SCD SRAMs pipeline deselect commands one stage
less than read commands. SCD RAMs begin turning off their
outputs immediately after the deselect command has been
captured in the input registers. DCD RAMs hold the deselect
command for one full cycle and then begin turning off their
outputs just after the second rising edge of clock. The user may
configure this SRAM for either mode of operation using the SCD
mode input.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write control
inputs.
FLXDrive™
The ZQ pin allows selection between high drive strength (ZQ low)
for multi-drop bus applications and normal drive strength (ZQ
floating or high) point-to-point applications. See the Output Driver
Characteristics chart for details.
Sleep Mode
Low power (Sleep mode) is attained through the assertion (High)
of the ZZ signal, or by stopping the clock (CK). Memory data is
retained during Sleep mode.
Core and Interface Voltages
The GS88237AB operates on a 2.5 V or 3.3 V power supply. All
input are 3.3 V and 2.5 V compatible. Separate output power
(V
DDQ
) pins are used to decouple output noise from the internal
circuits and are 3.3 V and 2.5 V compatible.
Functional Description
Applications
The GS88237AB is a 9,437,184-bit high performance
synchronous SRAM with a 2-bit burst address counter. Although
of a type originally developed for Level 2 Cache applications
supporting high performance CPUs, the device now finds
application in synchronous SRAM applications, ranging from
DSP main store to networking chip set support.
Controls
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV), and write control inputs (Bx, BW,
GW) are synchronous and are controlled by a positive-edge-
triggered clock input (CK). Output enable (G) and power down
control (ZZ) are asynchronous inputs. Burst cycles can be initiated
with either ADSP or ADSC inputs. In Burst mode, subsequent
burst addresses are generated internally and are controlled by
ADV. The burst address counter may be configured to count in
either linear or interleave order with the Linear Burst Order (LBO)
input. The Burst function need not be used. New addresses can be
loaded on every cycle with no degradation of chip performance.
Parameter Synopsis
Pipeline
3-1-1-1
3.3 V
2.5 V
t
KQ
tCycle
Current
Current
-250 -225 -200 -166 -150 -133 Unit
2.0 2.2 2.5 2.9 3.3 3.5 ns
4.0 4.4 5.0 6.0 6.7 7.5 ns
330
320
300
295
270
265
230
225
215 190
210 185
mA
mA
Rev: 1.02 11/2004
1/28
© 2002, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
G2553控制LCD1602
怎样用430G2553控制LCD1602显示,求大神给个程序:congratulate:...
麦收 微控制器 MCU
请问:GPS软件开放 属不属于嵌入式开发啊?需要哪方面的知识~
请问:GPS软件开放 属不属于嵌入式开发啊?需要哪方面的知识~...
dzghl163 嵌入式系统
DSP硬件复位信号大家用哪种方法
请问大家在做DSP硬件复位的时候XRS脚上,大家用什么方法保护复位信号的可靠性啊? 是否会采用电源芯片本身的降压检测信号接到这个脚上,是否还会选择增加RC复位电路,如果用的话这个RC如何来选 ......
安_然 DSP 与 ARM 处理器
AVR单片机程序框架(最简操作系统)
这是本人以ATMEGA128为例编写的C语言程序框架,做简单的修改即适合AVR所有单片机。可以说是一个单片机最简操作系统,希望各位同仁补充改进。 141678 程序框架采用事件触发机制,主程序可以编 ......
lvhoujun Microchip MCU
转发一则很好的电子技术经验,大家收藏哦
1:什么是二极管的正偏?在p节加正电压,而n节加负电压。即为正偏。 正偏是扩散电流大大增加,反偏使漂移电流增加。但是漂移电流是由于少子移动形成的,所以有反向饱和电流! 2:一般低频信 ......
qwqwqw2088 电源技术
芯片级封装新技术兴起 加速LED行业整合步伐
本帖最后由 jameswangsynnex 于 2015-3-3 19:54 编辑 LED照明(半导体照明)产业迅猛发展,新技术、新应用、新模式正在推动整个产业发生变革。日前,在深圳市LED产业联合会主办的LED新技术高峰 ......
nepcon电子展 消费电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1692  2419  1947  1166  2665  35  49  40  24  54 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved