电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MPC962308EJ-1HR2

产品描述962308 SERIES, PLL BASED CLOCK DRIVER, 8 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO16, TSSOP-16
产品类别逻辑    逻辑   
文件大小402KB,共12页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
标准
下载文档 详细参数 全文预览

MPC962308EJ-1HR2在线购买

供应商 器件名称 价格 最低购买 库存  
MPC962308EJ-1HR2 - - 点击查看 点击购买

MPC962308EJ-1HR2概述

962308 SERIES, PLL BASED CLOCK DRIVER, 8 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO16, TSSOP-16

MPC962308EJ-1HR2规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称NXP(恩智浦)
零件包装代码TSSOP
包装说明TSSOP,
针数16
Reach Compliance Codeunknown
系列962308
输入调节STANDARD
JESD-30 代码R-PDSO-G16
JESD-609代码e3
长度5 mm
逻辑集成电路类型PLL BASED CLOCK DRIVER
湿度敏感等级3
功能数量1
反相输出次数
端子数量16
实输出次数8
最高工作温度85 °C
最低工作温度-40 °C
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码TSSOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度)260
认证状态Not Qualified
Same Edge Skew-Max(tskwd)0.2 ns
座面最大高度1.2 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
温度等级INDUSTRIAL
端子面层TIN
端子形式GULL WING
端子节距0.65 mm
端子位置DUAL
处于峰值回流温度下的最长时间40
宽度4.4 mm
最小 fmax133.3 MHz
Base Number Matches1

文档预览

下载PDF文档
Freescale Semiconductor, Inc.
MOTOROLA
SEMICONDUCTOR TECHNICAL DATA
Order number: MPC962308
Rev 3, 08/2004
3.3 V Zero Delay Buffer
The MPC962308 is a 3.3 V Zero Delay Buffer designed to distribute
high-speed clocks in PC, workstation, datacom, telecom and other
high-performance applications. The MPC962308 uses an internal PLL and an
external feedback path to lock its low-skew clock output phase to the reference
clock phase, providing virtually zero propagation delay. The input-to-output
skew is guaranteed to be less than 250 ps and output-to-output skew is
guaranteed to be less than 200 ps.
Features
1:8 outputs LVCMOS zero-delay buffer
Zero input-output propagation delay, adjustable by the capacitive load on
FBK input
Multiple Configurations, see
Table 2. Available MPC962308
Configurations
Multiple low-skew outputs
200 ps max output-output skew
700 ps max device-device skew
Two banks of four outputs, output tristate control by two select inputs
Supports a clock I/O frequency range of 10 MHz to 133 MHz
Low jitter, 200 ps max cycle-cycle (-1, -1H, -4, -5H)
±250 ps static phase offset (SPO)
16-pin SOIC package or 16-pin TSSOP package
Single 3.3 V supply
Ambient temperature range: –40°C to +85°C
Compatible with the CY2308 and CY23S08
Spread spectrum compatible
MPC962308
Freescale Semiconductor, Inc...
D SUFFIX
16-LEAD SOIC PACKAGE
CASE 751B-05
DT SUFFIX
16-LEAD TSSOP PACKAGE
CASE 948F-01
Functional Description
The MPC962308 has two banks of four outputs each which can be controlled by the select inputs as shown in
Table 1. Select
Input Decoding.
Bank B can be tristated if all of the outputs are not required. The select inputs also allow the input clock to be directly
applied to the output for chip and system testing purposes. The MPC962308 PLL enters a power down state when there are no rising
edges on the REF input. During this state, all of the outputs are in tristate and there is less than 50
µA
of current draw. The PLL shuts
down in two additional cases explained in
Table 1. Select Input Decoding.
Multiple MPC962308 devices can accept and distribute the same input clock throughout the system. In this situation, the difference
between the output skews of two devices will be less than 700 ps.
The MPC962308 is available in five different configurations as shown in
Table 2. Available MPC962308 Configurations.
In the
MPC962308-1, the reference frequency is reproduced by the PLL and provided at the outputs. A high drive version of this configura-
tion, the MPC962308-1H, is available to provide faster rise and fall times of the device.
The MPC962308-2 provides 2X and 1X the reference frequency at the output banks. In addition, the MPC962308-3 provides 4X
and 2X the reference frequency at the output banks. The output banks driving the feedback will determine the different configurations
of the above devices. The MPC962308-4 provides outputs 2X the reference frequency.The MPC962308-5H is a high drive version
with outputs of REF/2.
The MPC962308 is fully 3.3 V compatible and requires no external components for the internal PLL. All inputs accept LVCMOS
signals while the outputs provide LVCMOS compatible levels with the capability to drive terminated 50
transmission lines on the
incident edge. Depending on the configuration, the device is offered in a 16-lead SOIC or 16-lead TSSOP package.
© Motorola, Inc. 2004
For More Information On This Product,
Go to: www.freescale.com
【MSP430超低功耗时钟】DS1302的读写程序
这个MSP430时钟已经好久没动静了,原因简单的很,没有资源,啥资源?单片机,液晶屏,时钟块啦,都得自己准备了,感觉象小米加步枪的感觉,我手头没MSP430的CPU,所以想到刚买的25元的板子,但 ......
ddllxxrr 微控制器 MCU
MSP430 兩IO能相接嗎
1個LED燈,P1.0接陽極 ,P1.1接陰極 如果要控制燈亮,則兩個P1DIR都設輸出,P1OUT一個高一個低,這樣就亮了 如果要燈滅,則一樣,兩個P1OUT都設高電位 請問這樣做是不是錯的呢? {:1_101:} ......
squart 微控制器 MCU
伺服电机运动运动控制器运动控制系统
工业自动化1-36轴2相3相5相步进电机.伺服电机运动控制卡; 运动控制器; 运动驱动器;运动控制系统。 1、得到德国设计公司最先进的多轴运动控制技术方案,性能稳定可靠,高精密,电机运行噪音小 ......
jek9528 机器人开发
【资源下载】STM32CubeExpansion MEMS1 V6.2.0
发现很有几个网友无法在ST官网上下载这个文件 424649 424648 https://download.eeworld.com.cn/detail/littleshrimp/604080 ...
littleshrimp ST传感器与低功耗无线技术论坛
学习AVR C语言重量级资料AVR c库函数介绍
CodeVisionAVR C Library Functions Reference CodeVisionAVR C 库函数介绍 译自CodeVisionAVR C Compiler Help 33775...
banana Microchip MCU
关于WINCE下,继承CButton类,实现一个图形按钮类;发现无论如何都是刷新背景。
在WINDOWS下,Invalidate(FALSE)或者OnEraseBkgnd直接返回,就不会率刷新背景。 但在WINCE下,如果如何都刷背景。 按钮要实现如下效果:当鼠标移动按钮上面时,显示一副图,移开后显示 ......
chenquan 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1914  2880  2927  2304  1167  12  39  40  8  10 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved