电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5345A-B03926-GM

产品描述Processor Specific Clock Generator,
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小1MB,共60页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 全文预览

SI5345A-B03926-GM在线购买

供应商 器件名称 价格 最低购买 库存  
SI5345A-B03926-GM - - 点击查看 点击购买

SI5345A-B03926-GM概述

Processor Specific Clock Generator,

SI5345A-B03926-GM规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
包装说明HVQCCN,
Reach Compliance Codeunknown
JESD-30 代码S-XQCC-N64
长度9 mm
端子数量64
最高工作温度85 °C
最低工作温度-40 °C
最大输出时钟频率712.5 MHz
封装主体材料UNSPECIFIED
封装代码HVQCCN
封装形状SQUARE
封装形式CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
峰值回流温度(摄氏度)260
主时钟/晶体标称频率750 MHz
座面最大高度0.9 mm
最大供电电压1.89 V
最小供电电压1.71 V
标称供电电压1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式NO LEAD
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度9 mm
uPs/uCs/外围集成电路类型CLOCK GENERATOR, PROCESSOR SPECIFIC
Base Number Matches1

文档预览

下载PDF文档
Si 5 3 4 5 / 4 4 /4 2
1 0 - C
H A N N E L
, A
NY
-F
R E Q U E N C Y
, A
NY
- O
U T P U T
J
I T T E R
A
T T E N U A T O R
/C
LOC K
M
U LT IP L IE R
Features
Generates any combination of output
Optional zero delay mode
frequencies from any input frequency
Fastlock feature: 50 ms typ lock time
Input frequency range:
Glitchless on the fly output frequency

Differential: 8 kHz to 750 MHz
changes

LVCMOS: 8 kHz to 250 MHz
DCO mode: as low as 0.001 ppb
Output frequency range:
steps.

Differential: up to 712.5 MHz
Core voltage

LVCMOS: up to 250 MHz

V
DD
: 1.8 V ±5%
Ultra-low jitter:

V
DDA
: 3.3 V ±5%
<100 fs typ (12 kHz–20 MHz)
Independent output supply pins: 3.3 V,
Programmable jitter attenuation
2.5 V, or 1.8 V
bandwidth from 0.1 Hz to 4 kHz
Output-output skew: <100 ps
Meets G.8262 EEC Opt 1, 2 (SyncE)
Serial interface: I
2
C or SPI
Highly configurable outputs compatible
In-circuit programmable with
with LVDS, LVPECL, LVCMOS, CML,
non-volatile OTP memory
and HCSL with programmable signal
ClockBuilder Pro
TM
software simplifies
amplitude
device configuration
Status monitoring (LOS, OOF, LOL)
Si5345: 4 input, 10 output, 64 QFN
Hitless input clock switching:
Si5344: 4 input, 4 output, 44 QFN
automatic or manual
Si5342: 4 input, 2 output, 44 QFN
Locks to gapped clock inputs
Temperature range: –40 to +85 °C
Automatic free-run and holdover
Pb-free, RoHS-6 compliant
modes
Ordering Information:
See section 8
Functional Block Diagram
XTAL
Si5345/44/42
IN_SEL
XA
XB
Device Selector Guide
Grade
Si534xA
Si534xB
Si534xC
Si534xD
Max Output Frequency
712.5 MHz
350 MHz
712.5 MHz
350 MHz
Frequency Synthesis Modes
Integer+Fractional
Integer+Fractional
Integer
Integer
OSC
IN0
IN1
IN2
IN3/
FB_IN
÷FRAC
÷FRAC
÷FRAC
÷FRAC
Optional
External
Feedback
DSPLL
Applications
OTN Muxponders and Transponders
10/40/100G networking line cards
GbE/10GbE/100GbE Synchronous
Ethernet (ITU-T G.8262)
Carrier Ethernet switches
SONET/SDH Line Cards
Broadcast video
Test and measurement
ITU-T G.8262 (SyncE) Compliant
Multi
Synth
Multi
Synth
Multi
Synth
Multi
Synth
Multi
Synth
÷INT
÷INT
÷INT
÷INT
÷INT
÷INT
OUT0
Si5342
Si5344
OUT1
OUT2
OUT3
OUT4
OUT5
OUT6
OUT7
OUT8
OUT9
Description
These jitter attenuating clock multipliers combine fourth-generation DSPLL and
MultiSynth™ technologies to enable any-frequency clock generation and jitter
attenuation for applications requiring the highest level of jitter performance. These
devices are programmable via a serial interface with in-circuit programmable non-
volatile memory (NVM) so they always power up with a known frequency configuration.
They support free-run, synchronous, and holdover modes of operation, and offer both
automatic and manual input clock switching. The loop filter is fully integrated on-chip,
eliminating the risk of noise coupling associated with discrete solutions. Further, the
jitter attenuation bandwidth is digitally programmable, providing jitter performance
optimization at the application level. Programming the Si5345/44/42 is easy with
Silicon Labs’
ClockBuilderPro
software. Factory preprogrammed devices are also
available.
NVM
I
2
C/SPI
Control/
Status
÷INT
÷INT
÷INT
÷INT
Si5345
Preliminary Rev. 0.95 3/15
Copyright © 2015 by Silicon Laboratories
Si5345/44/42
This information applies to a product under development. Its characteristics and specifications are subject to change without notice.
PIC单片机UART接收限制
现在在做异步UART通讯,发送方所发送的数据是32位的数据,即四个字符,而看PIC的资料,只能接收2个字符,怎么做才能接收四个字符啊?...
7788519519 Microchip MCU
【FPGA设计】《FPGA设计高级技巧》全系列讲述 已修改免费
好东西很实用,收藏已久, 拿出跟大家分享下,希望对大家有帮助! 《FPGA设计高级技巧》.pdf 好东西很实用,收藏已久,101523希望对大家有帮助! FPGA设计(设计思想与技巧).pdf ......
Crazy_HUA FPGA/CPLD
请教一下有关水声通信的调制解调问题
各位大侠,谁有水声通信的资料,能否分享一下,现在做学校的创新项目需要,谢谢...
450678797 无线连接
六招轻松搞定阅读英文数据手册难题
阅读英文数据手册是一个工程师的必备技能,拿到一份数据手册,特别是英文数据手册,如何去读,才能更快更好的找到自己想要的东西? 1、坚信:阅读英文手册,并没有想象的那么难 不管什么芯 ......
zidonghua01 工业自动化与控制
TPS61040升压异常问题
本帖最后由 chenzhouyu 于 2020-11-21 15:07 编辑 大家好! 请教个问题,我用TPS61040做了一个给LCD供电的升压电路。 LVDS_AVDD设计输出电压为12.4V,需求电流45mA VGH设计输出电压为2 ......
chenzhouyu 电源技术
【国民技术N32G457评测】三、ADC及串口功能测试
本帖最后由 fxyc87 于 2022-1-21 16:47 编辑 我的相关历史贴子: 【国民技术N32G457评测】一、资料准备 【国民技术N32G457评测】二、开箱+点灯 测试ADC时,搞了半天,原因就是没 ......
fxyc87 国产芯片交流

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1346  2708  2319  1217  1519  8  48  23  18  44 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved