电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

515DDB250M000BAGR

产品描述HCSL Output Clock Oscillator
产品类别无源元件    振荡器   
文件大小1MB,共22页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 全文预览

515DDB250M000BAGR概述

HCSL Output Clock Oscillator

515DDB250M000BAGR规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
其他特性TRI-STATE; ENABLE/DISABLE FUNCTION; COMPLEMENTARY OUTPUT; TR
最大控制电压2.97 V
最小控制电压0.33 V
最长下降时间0.565 ns
频率调整-机械NO
频率偏移/牵引率30 ppm
频率稳定性20%
JESD-609代码e4
线性度5%
安装特点SURFACE MOUNT
标称工作频率250 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型HCSL
输出负载50 OHM
物理尺寸5.0mm x 3.2mm x 1.28mm
最长上升时间0.565 ns
最大供电电压3.63 V
最小供电电压2.97 V
标称供电电压3.3 V
表面贴装YES
最大对称度52/48 %
端子面层Gold (Au) - with Nickel (Ni) barrier
Base Number Matches1

文档预览

下载PDF文档
Si515
V
O L TAG E
- C
ONTR OLLED
C
RYSTAL
O
S C I L L A T O R
(VCXO)
100 k H
Z T O
250 M H
Z
Features
Supports any frequency from
100 kHz to 250 MHz
Low-jitter operation
Short lead times: <2 weeks
AT-cut fundamental mode crystal
ensures high reliability/low aging
High power supply noise rejection
1% control voltage linearity
Available CMOS, LVPECL, LVDS,
and HCSL outputs
Optional integrated 1:2 CMOS
fanout buffer
3.3 and 2.5 V supply options
Industry-standard 3.2 x 5.0 mm
and 5 x 7 mm package/pinouts
Pb-free/RoHS-compliant
Selectable Kv (60, 90, 120,
150 ppm/V)
Si5602
Ordering Information:
See page 14.
Applications
SONET/SDH/OTN
PON
Low Jitter PLLs
xDSL
Pin Assignments:
See page 12.
Broadcast video
Telecom
Switches/routers
FPGA/ASIC clock generation
Vc 1
OE
GND
2
3
6 V
DD
5 NC
4 CLK
Description
The Si515 VCXO utilizes Silicon Laboratories' advanced PLL technology to
provide any frequency from 100 kHz to 250 MHz. Unlike a traditional VCXO where
a different crystal is required for each output frequency, the Si515 uses one fixed
crystal and Silicon Labs’ proprietary synthesizer to generate any frequency across
this range. This IC-based approach allows the crystal resonator to provide
enhanced reliability, improved mechanical robustness, and excellent stability. In
addition, this solution provides superior control voltage linearity and supply noise
rejection, improving PLL stability and simplifying low jitter PLL design in noisy
environments. The Si515 is factory-configurable for a wide variety of user
specifications, including frequency, supply voltage, output format, tuning slope and
stability. Specific configurations are factory-programmed at time of shipment,
eliminating long lead times and non-recurring engineering charges associated with
custom frequency oscillators.
CMOS VCXO
Vc 1
OE 2
GND 3
6
V
DD
5 CLK–
4 CLK+
LVPECL/LVDS/HCSL/
Dual CMOS VCXO
Functional Block Diagram
V
DD
OE
Fixed
Frequency
Oscillator
Power Supply Filtering
Any-Frequency
0.1 to 250 MHz
Clock Synthesis
CLK+
CLK–
Vc
ADC
GND
Rev. 1.0 6/12
Copyright © 2012 by Silicon Laboratories
Si515

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1065  1500  1853  2224  1969  50  11  3  46  53 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved