电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MT5C2568C-25L/883C

产品描述Standard SRAM, 32KX8, 25ns, CMOS, CDIP28, 0.300 INCH, CERAMIC, DIP-28
产品类别存储    存储   
文件大小157KB,共15页
制造商Micross
官网地址https://www.micross.com
下载文档 详细参数 全文预览

MT5C2568C-25L/883C概述

Standard SRAM, 32KX8, 25ns, CMOS, CDIP28, 0.300 INCH, CERAMIC, DIP-28

MT5C2568C-25L/883C规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称Micross
零件包装代码DIP
包装说明DIP, DIP28,.3
针数28
Reach Compliance Codecompliant
ECCN代码3A001.A.2.C
最长访问时间25 ns
其他特性TTL COMPATIBLE INPUTS/OUTPUTS; BATTERY BACKUP; LOW POWER STANDBY
I/O 类型COMMON
JESD-30 代码R-CDIP-T28
JESD-609代码e0
内存密度262144 bit
内存集成电路类型STANDARD SRAM
内存宽度8
功能数量1
端子数量28
字数32768 words
字数代码32000
工作模式ASYNCHRONOUS
最高工作温度125 °C
最低工作温度-55 °C
组织32KX8
输出特性3-STATE
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码DIP
封装等效代码DIP28,.3
封装形状RECTANGULAR
封装形式IN-LINE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
电源5 V
认证状态Not Qualified
筛选级别MIL-STD-883
座面最大高度5.715 mm
最大待机电流0.001 A
最小待机电流2 V
最大压摆率0.16 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装NO
技术CMOS
温度等级MILITARY
端子面层TIN LEAD
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度7.62 mm
Base Number Matches1

文档预览

下载PDF文档
SRAM
Austin Semiconductor, Inc.
32K x 8 SRAM
SRAM MEMORY ARRAY
AVAILABLE AS MILITARY
SPECIFICATIONS
•SMD 5962-88662
•MIL-STD-883
A14
A12
A7
A6
A5
A4
A3
A2
A1
A0
DQ1
DQ2
DQ3
V
SS
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
23
22
21
20
19
18
17
16
15
MT5C2568
PIN ASSIGNMENT
(Top View)
28-PIN SOJ (DCJ)
28-Pin DIP (C, CW)
V
CC
WE\
A13
A8
A9
A11
OE\
A10
CE\
DQ8
DQ7
DQ6
DQ5
DQ4
32-Pin LCC (ECW)
4 3 2 1 32 31 30
FEATURES
Access Times: 12, 15, 20, 25, 35, 45, 55, 70, & 100ns
Battery Backup: 2V data retention
Low power standby
High-performance, low-power CMOS double-metal process
Single +5V (+10%) Power Supply
Easy memory expansion with CE\
All inputs and outputs are TTL compatible
A6
A5
A4
A3
A2
A1
A0
NC
DQ1
5
6
7
8
9
10
11
12
13
A7
A12
A14
NC
V
CC
WE\
A13
29
28
27
26
25
24
23
22
21
A8
A9
A11
NC
OE\
A10
CE\
DQ8
DQ7
14 15 16 17 18 19 20
OPTIONS
Timing
12ns access
1
15ns access
1
20ns access
25ns access
35ns access
45ns access
55ns access
2
70ns access
2
100ns access
Package(s)
3
Ceramic DIP (300 mil)
Ceramic DIP (600 mil)
Ceramic LCC (28 leads)
Ceramic LCC (32 leads)
Ceramic LCC
Ceramic Flat Pack
Ceramic SOJ
Operating Temperature Ranges
Military -55
o
C to +125
o
C
Industrial -40
o
C to +85
o
C
• 2V data retention/low power
MARKING
-12
-15
-20
-25
-35
-45
-55
-70
-100
A14
A12
A7
A6
A5
A4
A3
A2
A1
A0
DQ1
DQ2
DQ3
V
SS
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28-Pin Flat Pack (F)
28
27
26
25
24
23
22
21
20
19
18
17
16
15
V
CC
WE\
A13
A8
A9
A11
OE\
A10
CE\
DQ8
DQ7
DQ6
DQ5
DQ4
3 2 1 28 27
A6
A5
A4
A3
A2
A1
A0
DQ1
DQ2
4
5
6
7
8
9
10
11
12
A7
A12
A14
V
CC
WE\
26
25
24
23
22
21
20
19
18
DQ2
DQ3
V
SS
NC
DQ4
DQ5
DQ6
28-Pin LCC (EC)
A13
A8
A9
A11
OE\
A10
CE\
DQ8
DQ7
13 14 15 16 17
C
CW
EC
ECW
ECJ
F
DCJ
No. 108
No. 110
No. 204
No. 208
No. 605
No. 302
No. 500
GENERAL DESCRIPTION
The Austin Semiconductor SRAM family employs
high-speed, low power CMOS designs using a four-transistor
memory cell. These SRAMs are fabricated using double-layer
metal, double-layer polysilicon technology.
For flexibility in high-speed memory applications, Aus-
tin Semiconductor offers chip enable (CE\) and output enable
(OE\) capability. These enhancements can place the outputs in
High-Z for additional flexibility in system design.
Writing to these devices is accomplished when write
enable (WE\) and CE\ inputs are both LOW. Reading is accom-
plished when WE\ remains HIGH and CE\ and OE\ go LOW.
The device offers a reduced power standby mode when dis-
abled. This allows system designs to achieve low standby
power requirements.
The “L” version provides a battery backup/low volt-
age data retention mode, offering 2mW maximum power dissi-
pation at 2 volts. All devices operate from a single +5V power
supply and all inputs and outputs are fully TTL compatible.
XT
IT
L
NOTES:
1. -12 available in IT only.
2. Electrical characteristics identical to those provided for the
45ns access devices.
3. Plastic SOJ (DJ Package) is available on the AS5C2568 datasheet.
For more products and information
please visit our web site at
www.austinsemiconductor.com
MT5C2568
Rev. 3.0 10/00
Austin Semiconductor, Inc. reserves the right to change products or specifications without notice.
1
DQ3
V
SS
DQ4
DQ5
DQ6
EEWORLD大学堂----用PSoC设计USB HID设备时识别出错
用PSoC设计USB HID设备时识别出错:https://training.eeworld.com.cn/course/2012本视频介绍了一种方法,用以解决使用PSoC设计USB HID设备时“识别出错”的问题。...
chenyy 单片机
寻找ZigBee伙伴!!!
有没有对ZigBee感兴趣的,+++我的QQ:499472131,大家一起探讨 ...
dj0930 嵌入式系统
四招巧挡办公室“小人”暗箭
  办公室里什么样的人都有,真的,很抱歉,我必须说真话,办公室里真的有坏人。   就像江湖,总有奉行旁门左道的武士,总有误入歧途、走火入魔的修炼者,既是红尘中人,你不可能独自清 ......
ESD技术咨询 工作这点儿事
NCO参数设置问题
设置NCO参数后,把clock rate改为8,desired output frequency改为2,然后按finish,设置完成进入该界面,参数变为初始值100和1,其他参数都可以改,就这两个参数改完又变回去了,在网上也没搜 ......
剑殛 FPGA/CPLD
中科蓝讯(AB32VG1)开发板(基于RT-Thread系统)--- 音乐播放器--分享
转自CSDN,原创Bruceoxl 原链接https://bruceou.blog.csdn.net/article/details/116097779?spm=1001.2101.3001.6650.4&utm_medium=distribute.pc_relevant.none-task-blog-2%7Edefault%7ECTR ......
火辣西米秀 国产芯片交流
quartus14引脚分配的时候为什么会出现tck,tms,tdo,tdi
如图,在进行引脚分配的时候,出现了tck,tms,tdo,tdi这四个引脚,它们不是还需要手动分配吗,不是一般都没有出现这几个引脚的吗? ...
平漂流 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1834  205  340  137  843  33  53  31  20  34 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved