电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SIT9120AI-2BF-25N50.000000T

产品描述LVDS Output Clock Oscillator, 50MHz Nom,
产品类别无源元件    振荡器   
文件大小1MB,共13页
制造商SiTime
标准
下载文档 详细参数 全文预览

SIT9120AI-2BF-25N50.000000T概述

LVDS Output Clock Oscillator, 50MHz Nom,

SIT9120AI-2BF-25N50.000000T规格参数

参数名称属性值
是否Rohs认证符合
厂商名称SiTime
Reach Compliance Codecompliant
其他特性COMPLEMENTARY OUTPUT; TR
最长下降时间0.6 ns
频率调整-机械NO
频率稳定性10%
JESD-609代码e4
安装特点SURFACE MOUNT
标称工作频率50 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVDS
输出负载100 OHM
物理尺寸3.2mm x 2.5mm x 0.75mm
最长上升时间0.6 ns
最大供电电压2.75 V
最小供电电压2.25 V
标称供电电压2.5 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Palladium/Gold (Ni/Pd/Au)
Base Number Matches1

文档预览

下载PDF文档
SiT9120
Standard Frequency Differential Oscillator
Features
Applications
31 standard frequencies from 25 MHz to 212.5 MHz
LVPECL and LVDS output signaling types
0.6 ps RMS phase jitter (random) over 12 kHz
to 20 MHz bandwidth
Frequency stability as low as ±10 ppm
Industrial and extended commercial temperature ranges
Industry-standard packages: 3.2 x 2.5, 5.0 x 3.2 and
7.0 x 5.0 mm x mm
For any other frequencies between 1 to 625 MHz,
refer to
SiT9121
and
SiT9122
datasheet
10GB Ethernet, SONET, SATA, SAS, Fibre Channel,
PCI-Express
Telecom, networking, instrumentation, storage, server
Electrical Characteristics
Table 1. Electrical Characteristics
Parameters
Supply Voltage
Symbol
Vdd
Min.
2.97
2.25
2.25
Output Frequency Range
Frequency Stability
f
F_stab
25
-10
-20
-25
-50
First Year Aging
10-year Aging
Operating Temperature Range
Input Voltage High
Input Voltage Low
Input Pull-up Impedance
F_aging1
F_aging10
T_use
VIH
VIL
Z_in
-2
-5
-40
-20
70%
2
Start-up Time
Resume Time
Duty Cycle
Current Consumption
OE Disable Supply Current
Output Disable Leakage Current
Standby Current
Maximum Output Current
Output High Voltage
Output Low Voltage
Output Differential Voltage Swing
Rise/Fall Time
OE Enable/Disable Time
RMS Period Jitter
T_start
T_resume
DC
Idd
I_OE
I_leak
I_std
I_driver
VOH
VOL
V_Swing
Tr, Tf
T_oe
T_jitt
45
Vdd-1.1
Vdd-1.9
1.2
RMS Phase Jitter (random)
T_phj
Typ.
3.3
2.5
100
6
6
61
1.6
300
1.2
1.2
1.2
0.6
Max.
3.63
2.75
3.63
212.5
+10
+20
+25
+50
+2
+5
+85
+70
30%
250
10
10
55
69
35
1
100
30
Vdd-0.7
Vdd-1.5
2.0
500
115
1.7
1.7
1.7
0.85
Unit
V
V
V
MHz
ppm
ppm
ppm
ppm
ppm
ppm
°C
°C
Vdd
Vdd
ms
ms
%
mA
mA
A
A
mA
V
V
V
ps
ns
ps
ps
ps
ps
25°C
25°C
Industrial
Extended Commercial
Pin 1, OE or
ST
Pin 1, OE or
ST
Pin 1, OE logic high or logic low, or
ST
logic high
Pin 1,
ST
logic low
Measured from the time Vdd reaches its rated minimum value.
In Standby mode, measured from the time
ST
pin crosses
50% threshold.
Contact SiTime
for tighter duty cycle
Excluding Load Termination Current, Vdd = 3.3V or 2.5V
OE = Low
OE = Low
Termination schemes in
Figures 1 and 2
- XX ordering code
See
list of standard frequencies
Inclusive of initial tolerance, operating temperature,
rated power supply voltage, and load variations
Condition
LVPECL and LVDS, Common Electrical Characteristics
LVPECL, DC and AC Characteristics
ST
= Low, for all Vdds
Maximum average current drawn from OUT+ or OUT-
See
Figure 1(a)
See
Figure 1(a)
See
Figure 1(b)
20% to 80%, see
Figure 1(a)
f = 212.5 MHz - For other frequencies, T_oe = 100ns + 3 period
f = 100 MHz, VDD = 3.3V or 2.5V
f = 156.25 MHz, VDD = 3.3V or 2.5V
f = 212.5 MHz, VDD = 3.3V or 2.5V
f = 156.25 MHz, Integration bandwidth = 12 kHz to 20 MHz, all Vdds
Rev 1.08
June 25, 2019
www.sitime.com
powerpump电路求解
此处为电池autobalance电路中一部分,想请问下黑圈出电容起什么作用...
kissholic 模拟与混合信号
Qt学习之路第42篇 QListWidget、QTreeWidget 和 QTableWidget
上一章我们了解了 model/view 架构的基本概念。现在我们从最简单的 QListWidget、QTreeWidget 和 QTableWidget 三个类开始了解最简单的 model/view 的使用。这部分内容的确很难组织。首先,从最 ......
兰博 嵌入式系统
超过200个CircuitPython库
CircuitPython社区达到了一个重要的里程碑!已经有超过200个CircuitPython库! CircuitPython库是旨在与CircuitPython代码一起使用,一些库内置在CircuitPython中。其他文件则需要下 ......
dcexpert MicroPython开源版块
QT安装问题
cd src/moc; make make: Entering directory `/usr/src/qt/qt-2.3.7/src/moc' make: Nothing to be done for `all'. make: Leaving directory `/usr/src/qt/qt-2.3.7/src/moc' rm -f bin/mo ......
111def 嵌入式系统
购买了液晶、按钮和步进电机
请网友出主意,提建议,看所购得材料合适吗?...
qwertyuiop11111 微控制器 MCU
《基于XILINX FPGA嵌入式系统设计与开发》第八章
《基于XILINX FPGA嵌入式系统设计与开发》第八章 随着微电子工艺的发展,现在可编程门阵列容量越来越大,片上系统设计开发已经成为可能。跨行业的开发融合,使得嵌入式系统得到了前所未有的 ......
phdwong FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1718  2071  1056  1281  2360  39  24  59  6  45 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved