电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3PE1500-FFG676

产品描述Field Programmable Gate Array, 38400 CLBs, 1500000 Gates, 350MHz, 38400-Cell, CMOS, PBGA676, 27 X 27 MM, 2.23 MM HEIGHT, 1 MM PITCH, FBGA-676
产品类别可编程逻辑器件    可编程逻辑   
文件大小5MB,共152页
制造商Microsemi
官网地址https://www.microsemi.com
下载文档 详细参数 全文预览

A3PE1500-FFG676概述

Field Programmable Gate Array, 38400 CLBs, 1500000 Gates, 350MHz, 38400-Cell, CMOS, PBGA676, 27 X 27 MM, 2.23 MM HEIGHT, 1 MM PITCH, FBGA-676

A3PE1500-FFG676规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Microsemi
包装说明27 X 27 MM, 2.23 MM HEIGHT, 1 MM PITCH, FBGA-676
Reach Compliance Codeunknown
最大时钟频率350 MHz
JESD-30 代码S-PBGA-B676
JESD-609代码e0
长度27 mm
湿度敏感等级3
可配置逻辑块数量38400
等效关口数量1500000
输入次数444
逻辑单元数量38400
输出次数444
端子数量676
最高工作温度70 °C
最低工作温度
组织38400 CLBS, 1500000 GATES
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA676,26X26,40
封装形状SQUARE
封装形式GRID ARRAY
峰值回流温度(摄氏度)225
电源1.5/3.3 V
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度2.44 mm
最大供电电压1.575 V
最小供电电压1.425 V
标称供电电压1.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN LEAD
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间30
宽度27 mm
Base Number Matches1

文档预览

下载PDF文档
v1.1
ProASIC3E Flash Family FPGAs
with Optional Soft ARM
®
Support
Features and Benefits
High Capacity
• 600 k to 3 Million System Gates
• 108 to 504 kbits of True Dual-Port SRAM
• Up to 620 User I/Os
®
Reprogrammable Flash Technology
130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS Process
Live at Power-Up (LAPU) Level 0 Support
Single-Chip Solution
Retains Programmed Design when Powered Off
On-Chip User Nonvolatile Memory
• 1 kbit of FlashROM with Synchronous Interfacing
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• Secure ISP Using On-Chip 128-Bit Advanced Encryption
Standard (AES) Decryption via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Bank-Selectable I/O Voltages—up to 8 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X, and LVCMOS
2.5 V / 5.0 V Input
• Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS
• Voltage-Referenced I/O Standards: GTL+ 2.5 V / 3.3 V, GTL
2.5 V / 3.3 V, HSTL Class I and II, SSTL2 Class I and II, SSTL3
Class I and II
• I/O Registers on Input, Output, and Enable Paths
• Hot-Swappable and Cold Sparing I/Os
• Programmable Output Slew Rate and Drive Strength
• Programmable Input Delay
• Schmitt Trigger Option on Single-Ended Inputs
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC
®
3E Family
Clock Conditioning Circuit (CCC) and PLL
• Six CCC Blocks, Each with an Integrated PLL
• Configurable
Phase-Shift,
Multiply/Divide,
Capabilities and External Feedback
• Wide Input Frequency Range (1.5 MHz to 200 MHz)
Delay
Low Power
• Core Voltage for Low Power
• Support for 1.5-V-Only Systems
• Low-Impedance Flash Switches
SRAMs and FIFOs
• Variable-Aspect-Ratio 4,608-Bit RAM Blocks (×1, ×2, ×4, ×9,
and ×18 organizations available)
• True Dual-Port SRAM (except ×18)
• 24 SRAM and FIFO Configurations with Synchronous
Operation up to 350 MHz
High-Performance Routing Hierarchy
Segmented, Hierarchical Routing and Clock Structure
Ultra-Fast Local and Long-Line Network
Enhanced High-Speed, Very-Long-Line Network
High-Performance, Low-Skew Global Network
Architecture Supports Ultra-High Utilization
ARM Processor Support in ProASIC3E FPGAs
• M1 ProASIC3E Devices—Cortex-M1 Soft Processor Available
with or without Debug
Pro (Professional) I/O
• 700 Mbps DDR, LVDS-Capable I/Os
Table 1-1 •
ProASIC3E Product Family
ProASIC3E Devices
Cortex-M1 Devices
System Gates
VersaTiles (D-flip-flops)
RAM kbits (1,024 bits)
4,608-Bit Blocks
FlashROM Bits
Secure (AES) ISP
CCCs with Integrated PLLs
VersaNet Globals
3
I/O Banks
Maximum User I/Os
Package Pins
PQFP
FBGA
2
1
A3PE600
600 k
13,824
108
24
1k
Yes
6
18
8
270
PQ208
FG256, FG484
A3PE1500
M1A3PE1500
1.5 M
38,400
270
60
1k
Yes
6
18
8
444
PQ208
FG484, FG676
A3PE3000
M1A3PE3000
3M
75,264
504
112
1k
Yes
6
18
8
620
PQ208
FG324
,
FG484, FG896
Notes:
1. Refer to the
Cortex-M1
product brief for more information.
2. The PQ208 package has six CCCs and two PLLs.
3. Six chip (main) and three quadrant global networks are available.
4. For devices supporting lower densities, refer to the
ProASIC3 Flash Family FPGAs
handbook.
February 2009
© 2009 Actel Corporation
I
求教函数taskIdSelf( )
DESCRIPTION This routine gets the task ID of the calling task. The task ID will be invalid if called at interrupt level. 请问怎么理解...
jialilv 嵌入式系统
今天上午10:00 有奖直播:艾睿电子&ADI携手-无需光耦的flyback隔离电源设计
506456 >>点击进入直播 直播时间:2020年10月20日(周二)上午10:00-11:30 直播主题:无需光耦的flyback隔离电源设计 直播介绍: 介绍与传统Flyback构架不同的无需光耦的隔 ......
dancerzj 电源技术
图文并茂 LED术语学习
LED术语注释 辐射通量 在单位时间内从光源发射的能量称为辐射通量Φ,单位用瓦(W)。 光通量 在辐射通量中包含有人眼感觉不到的和人眼有光感的可见光。其中有光感的光的能量称为光通量F ......
qwqwqw2088 LED专区
12864+语音+pcb
12864+语音+pcb12864+语音+pcb12864+语音+pcb...
lxt2006 单片机
现在汽车电子的行情怎么样啊
美国汽车行业现在一塌糊涂,中国汽车看上去前途光明……,不知道怎么样啊...
guangqiji 汽车电子
学习单片机不可欠缺的八大步骤
学习使用单片机就是理解单片机硬件结构,以及内部资源的应用,在汇编或C语言中学会各种功能的初始化设置,以及实现各种功能的程序编制。 第一步:数字I/O的使用 使用按钮输入信号,发光二 ......
tiankai001 单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2002  2069  2236  1666  1105  7  59  10  53  58 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved