电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MACH210-20JC

产品描述EE PLD, 12 ns, PQCC44
产品类别可编程逻辑器件    可编程逻辑   
文件大小221KB,共47页
制造商Lattice(莱迪斯)
官网地址http://www.latticesemi.com
下载文档 详细参数 全文预览

MACH210-20JC概述

EE PLD, 12 ns, PQCC44

电子可编程逻辑器件, 12 ns, PQCC44

MACH210-20JC规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Lattice(莱迪斯)
零件包装代码LCC
包装说明QCCJ, LDCC44,.7SQ
针数44
Reach Compliance Codecompli
ECCN代码EAR99
其他特性NO
最大时钟频率40 MHz
系统内可编程NO
JESD-30 代码S-PQCC-J44
JESD-609代码e0
JTAG BSTNO
长度16.5862 mm
湿度敏感等级3
专用输入次数4
I/O 线路数量32
宏单元数64
端子数量44
最高工作温度70 °C
最低工作温度
组织4 DEDICATED INPUTS, 32 I/O
输出函数MACROCELL
封装主体材料PLASTIC/EPOXY
封装代码QCCJ
封装等效代码LDCC44,.7SQ
封装形状SQUARE
封装形式CHIP CARRIER
电源5 V
可编程逻辑类型EE PLD
传播延迟20 ns
认证状态Not Qualified
座面最大高度4.57 mm
最大供电电压5.25 V
最小供电电压4.75 V
标称供电电压5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn/Pb)
端子形式J BEND
端子节距1.27 mm
端子位置QUAD
宽度16.5862 mm

文档预览

下载PDF文档
FINAL
COM’L: -7/10/12/15/20, Q-12/15/20
IND: -12/14/18/24
MACH210A-7/10/12
MACH210-12/15/20
MACH210AQ-12/15/20
High-Density EE CMOS Programmable Logic
DISTINCTIVE CHARACTERISTICS
44 Pins
64 Macrocells
7.5 ns t
PD
Commercial
12 ns t
PD
Industrial
133 MHz f
CNT
38 Inputs; 210A Inputs have built-in pull-up
resistors
Lattice Semiconductor
Peripheral Component Interconnect (PCI)
compliant
32 Outputs
64 Flip-flops; 2 clock choices
4 “PAL22V16” blocks with buried macrocells
Pin-compatible with MACH110, MACH111,
MACH211, and MACH215
GENERAL DESCRIPTION
The MACH210 is a member of the high-performance
EE CMOS MACH 2 device family. This device has
approximately six times the logic macrocell capability of
the popular PAL22V10 without loss of speed.
The MACH210 consists of four PAL blocks intercon-
nected by a programmable switch matrix. The four PAL
blocks are essentially “PAL22V16” structures complete
with product-term arrays and programmable macro-
cells, including additional buried macrocells. The switch
matrix connects the PAL blocks to each other and to all
input pins, providing a high degree of connectivity
between the fully-connected PAL blocks. This allows
designs to be placed and routed efficiently.
The MACH210 has two kinds of macrocell: output and
buried. The MACH210 output macrocell provides regis-
tered, latched, or combinatorial outputs with program-
mable polarity. If a registered configuration is chosen,
the register can be configured as D-type or T-type to
help reduce the number of product terms. The register
type decision can be made by the designer or by the
software. All output macrocells can be connected to an
I/O cell. If a buried macrocell is desired, the internal
feedback path from the macrocell can be used, which
frees up the I/O pin for use as an input.
The MACH210 has dedicated buried macrocells which,
in addition to the capabilities of the output macrocell,
also provide input registers or latches for use in
synchronizing signals and reducing setup time require-
ments.
Publication#
14128
Rev.
I
Issue Date:
May 1995
Amendment
/0

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2696  2313  2126  1485  2349  39  32  29  15  11 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved