电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

XC5215-5HQG240C

产品描述Field Programmable Gate Array, 484 CLBs, 15000 Gates, 83MHz, CMOS, PQFP240, QFP-240
产品类别可编程逻辑器件    可编程逻辑   
文件大小1MB,共73页
制造商XILINX(赛灵思)
官网地址https://www.xilinx.com/
标准
下载文档 详细参数 选型对比 全文预览

XC5215-5HQG240C概述

Field Programmable Gate Array, 484 CLBs, 15000 Gates, 83MHz, CMOS, PQFP240, QFP-240

XC5215-5HQG240C规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称XILINX(赛灵思)
零件包装代码QFP
包装说明HFQFP,
针数240
Reach Compliance Codecompliant
其他特性MAX AVAILABLE 23000 LOGIC GATES
最大时钟频率83 MHz
CLB-Max的组合延迟4.6 ns
JESD-30 代码S-PQFP-G240
JESD-609代码e3
长度32 mm
湿度敏感等级3
可配置逻辑块数量484
等效关口数量15000
端子数量240
最高工作温度85 °C
最低工作温度
组织484 CLBS, 15000 GATES
封装主体材料PLASTIC/EPOXY
封装代码HFQFP
封装形状SQUARE
封装形式FLATPACK, HEAT SINK/SLUG, FINE PITCH
峰值回流温度(摄氏度)245
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度4.1 mm
最大供电电压5.25 V
最小供电电压4.75 V
标称供电电压5 V
表面贴装YES
技术CMOS
温度等级OTHER
端子面层MATTE TIN
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度32 mm
Base Number Matches1

文档预览

下载PDF文档
Product Obsolete or Under Obsolescence
0
R
XC5200 Series
Field Programmable Gate Arrays
0
7*
November 5, 1998 (Version 5.2)
Product Specification
Footprint compatibility in common packages within
the XC5200 Series and with the XC4000 Series
- Over 150 device/package combinations, including
advanced BGA, TQ, and VQ packaging available
Fully Supported by Xilinx Development System
- Automatic place and route software
- Wide selection of PC and Workstation platforms
- Over 100 3rd-party Alliance interfaces
- Supported by shrink-wrap Foundation software
-
Features
• Low-cost, register/latch rich, SRAM based
reprogrammable architecture
- 0.5µm three-layer metal CMOS process technology
- 256 to 1936 logic cells (3,000 to 23,000 “gates”)
- Price competitive with Gate Arrays
• System Level Features
- System performance beyond 50 MHz
- 6 levels of interconnect hierarchy
- VersaRing
I/O Interface for pin-locking
- Dedicated carry logic for high-speed arithmetic
functions
- Cascade chain for wide input functions
- Built-in IEEE 1149.1 JTAG boundary scan test
circuitry on all I/O pins
- Internal 3-state bussing capability
- Four dedicated low-skew clock or signal distribution
nets
• Versatile I/O and Packaging
- Innovative VersaRing
I/O interface provides a high
logic cell to I/O ratio, with up to 244 I/O signals
- Programmable output slew-rate control maximizes
performance and reduces noise
- Zero Flip-Flop hold time for input registers simplifies
system timing
- Independent Output Enables for external bussing
Description
The XC5200 Field-Programmable Gate Array Family is
engineered to deliver low cost. Building on experiences
gained with three previous successful SRAM FPGA fami-
lies, the XC5200 family brings a robust feature set to pro-
grammable logic design. The VersaBlock
logic module,
the VersaRing I/O interface, and a rich hierarchy of inter-
connect resources combine to enhance design flexibility
and reduce time-to-market. Complete support for the
XC5200 family is delivered through the familiar Xilinx soft-
ware environment. The XC5200 family is fully supported on
popular workstation and PC platforms. Popular design
entry methods are fully supported, including ABEL, sche-
matic capture, VHDL, and Verilog HDL synthesis. Design-
ers utilizing logic synthesis can use their existing tools to
design with the XC5200 devices.
.
7
Table 1: XC5200 Field-Programmable Gate Array Family Members
Device
Logic Cells
Max Logic Gates
Typical Gate Range
VersaBlock Array
CLBs
Flip-Flops
I/Os
TBUFs per Longline
XC5202
256
3,000
2,000 - 3,000
8x8
64
256
84
10
XC5204
480
6,000
4,000 - 6,000
10 x 12
120
480
124
14
XC5206
784
10,000
6,000 - 10,000
14 x 14
196
784
148
16
XC5210
1,296
16,000
XC5215
1,936
23,000
10,000 - 16,000 15,000 - 23,000
18 x 18
324
1,296
196
20
22 x 22
484
1,936
244
24
November 5, 1998 (Version 5.2)
7-83

XC5215-5HQG240C相似产品对比

XC5215-5HQG240C XC5215-6HQG240I XC5215-3HQG240C XC5215-4HQG240C XC5215-6HQG240C
描述 Field Programmable Gate Array, 484 CLBs, 15000 Gates, 83MHz, CMOS, PQFP240, QFP-240 Field Programmable Gate Array, 484 CLBs, 15000 Gates, 83MHz, CMOS, PQFP240, QFP-240 Field Programmable Gate Array, 484 CLBs, 15000 Gates, 83MHz, CMOS, PQFP240, QFP-240 Field Programmable Gate Array, 484 CLBs, 15000 Gates, 83MHz, CMOS, PQFP240, QFP-240 Field Programmable Gate Array, 484 CLBs, 15000 Gates, 83MHz, CMOS, PQFP240, QFP-240
是否无铅 不含铅 不含铅 不含铅 不含铅 不含铅
是否Rohs认证 符合 符合 符合 符合 符合
零件包装代码 QFP QFP QFP QFP QFP
包装说明 HFQFP, HFQFP, HFQFP, HFQFP, HFQFP,
针数 240 240 240 240 240
Reach Compliance Code compliant compliant compliant compliant compliant
其他特性 MAX AVAILABLE 23000 LOGIC GATES MAX AVAILABLE 23000 LOGIC GATES MAX AVAILABLE 23000 LOGIC GATES MAX AVAILABLE 23000 LOGIC GATES MAX AVAILABLE 23000 LOGIC GATES
最大时钟频率 83 MHz 83 MHz 83 MHz 83 MHz 83 MHz
CLB-Max的组合延迟 4.6 ns 5.6 ns 3 ns 3.8 ns 5.6 ns
JESD-30 代码 S-PQFP-G240 S-PQFP-G240 S-PQFP-G240 S-PQFP-G240 S-PQFP-G240
JESD-609代码 e3 e3 e3 e3 e3
长度 32 mm 32 mm 32 mm 32 mm 32 mm
湿度敏感等级 3 3 3 3 3
可配置逻辑块数量 484 484 484 484 484
等效关口数量 15000 15000 15000 15000 15000
端子数量 240 240 240 240 240
组织 484 CLBS, 15000 GATES 484 CLBS, 15000 GATES 484 CLBS, 15000 GATES 484 CLBS, 15000 GATES 484 CLBS, 15000 GATES
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 HFQFP HFQFP HFQFP HFQFP HFQFP
封装形状 SQUARE SQUARE SQUARE SQUARE SQUARE
封装形式 FLATPACK, HEAT SINK/SLUG, FINE PITCH FLATPACK, HEAT SINK/SLUG, FINE PITCH FLATPACK, HEAT SINK/SLUG, FINE PITCH FLATPACK, HEAT SINK/SLUG, FINE PITCH FLATPACK, HEAT SINK/SLUG, FINE PITCH
峰值回流温度(摄氏度) 245 245 245 245 245
可编程逻辑类型 FIELD PROGRAMMABLE GATE ARRAY FIELD PROGRAMMABLE GATE ARRAY FIELD PROGRAMMABLE GATE ARRAY FIELD PROGRAMMABLE GATE ARRAY FIELD PROGRAMMABLE GATE ARRAY
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 4.1 mm 4.1 mm 4.1 mm 4.1 mm 4.1 mm
最大供电电压 5.25 V 5.5 V 5.25 V 5.25 V 5.25 V
最小供电电压 4.75 V 4.5 V 4.75 V 4.75 V 4.75 V
标称供电电压 5 V 5 V 5 V 5 V 5 V
表面贴装 YES YES YES YES YES
技术 CMOS CMOS CMOS CMOS CMOS
端子面层 MATTE TIN MATTE TIN MATTE TIN MATTE TIN MATTE TIN
端子形式 GULL WING GULL WING GULL WING GULL WING GULL WING
端子节距 0.5 mm 0.5 mm 0.5 mm 0.5 mm 0.5 mm
端子位置 QUAD QUAD QUAD QUAD QUAD
处于峰值回流温度下的最长时间 30 30 30 30 30
宽度 32 mm 32 mm 32 mm 32 mm 32 mm
厂商名称 XILINX(赛灵思) XILINX(赛灵思) XILINX(赛灵思) - XILINX(赛灵思)
最高工作温度 85 °C - 85 °C 85 °C 85 °C
温度等级 OTHER - OTHER OTHER OTHER
Base Number Matches 1 1 1 1 -
办公桌上都有什么书籍可以阅览的【晒一下】
1.《射频电路设计--理论与应用》『美』Reinhold Ludwig著 电子工业出版社 书评:射频经典著作,建议做RF的人手一本,里面内容比较全面,这本书要反复的看,每读一次都会更深一层理解。 ......
btty038 无线连接
第二阶段实际开发及感受
在μVision v5 中打开工程:“BLELowPowerRToS”,编译生成了:“BLELowPowerRToS.bin”。 485558 使用“STM32CubeProgrammer”,先拔下电池,按住&ldqu ......
lvqy ST MEMS传感器创意设计大赛专区
insmod加载模块错误
各位大侠: 我现在在弄开发板的时候,遇到了加载模块的错误。我是在PC机上把.c文件经过交叉编译后生成一个net_hook.o的模块,编译 时只出现两个警告。 然后通过nfs共享到开发 ......
niyuping2007 嵌入式系统
光纤收发器 IP175CH调试问题
最近遇到一个问题,基于光纤收发器 IP175CH芯片做了一块板子,IP175CH芯片外围电路都是根据芯片手册给的标准电路设计的,但是在调试的时候遇到问题,就是通过IP175CH芯片转换过来的电信号用网线 ......
ywwei456 测试/测量
新硬盘用ghost装系统后无法引导启动
我的一个新硬盘(笔记本的,笔记本是r60e),在bios里面能够看到这个硬盘,但是用普通的安装盘安装操作系统时硬件检测时不能通过,然后换用gost盘安装,能够安装,但是装完重启时不能从引导从硬 ......
aeiou 嵌入式系统
Xbee应用设计方案
公司现在有个M2M的应用需求,需要专门的软件设计和硬件集成。请感兴趣的公司或者个人和我联络。 专职,兼职都可以,方案不是很复杂,可能会用到Xbee pro, Xbee, Xtend,adurino或者树莓, GPS模 ......
kevin.zhouxuan 求职招聘

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2129  337  70  2212  2881  41  51  21  50  25 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved