电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72V261LA10PFI

产品描述3.3 VOLT CMOS SuperSync FIFO
文件大小295KB,共27页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

IDT72V261LA10PFI概述

3.3 VOLT CMOS SuperSync FIFO

文档预览

下载PDF文档
3.3 VOLT CMOS SuperSync FIFO™
16,384 x 9
32,768 x 9
FEATURES:
IDT72V261LA
IDT72V271LA
Choose among the following memory organizations:
IDT72V261LA
16,384 x 9
IDT72V271LA
32,768 x 9
Pin-compatible with the IDT72V281/72V291 and IDT72V2101/
72V2111SuperSync FIFOs
Functionally compatible with the 5 Volt IDT72261/72271 family
10ns read/write cycle time (6.5ns access time)
Fixed, low first word data latency time
5V input tolerant
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Retransmit operation with fixed, low first word data
latency time
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag
can default to one of two preselected offsets
Program partial flags by either serial or parallel means
Select IDT Standard timing (using
EF
and
FF
flags) or First
Word Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
Independent Read and Write clocks (permit reading and writing
simultaneously)
Available in the 64-pin Thin Quad Flat Pack (TQFP) and the 64-
pin Slim Thin Quad Flat Pack (STQFP)
High-performance submicron CMOS technology
Industrial temperature range (–40°C to +85°C) is available
°
°
DESCRIPTION:
The IDT72V261LA/72V271LA are functionally compatible versions of
the IDT72261/72271 designed to run off a 3.3V supply for very low power
consumption. The IDT72V261LA/72V271LA are exceptionally deep, high
speed, CMOS First-In-First-Out (FIFO) memories with clocked read and
FUNCTIONAL BLOCK DIAGRAM
WEN
D
0
-D
8
WCLK
LD SEN
INPUT REGISTER
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
WRITE CONTROL
LOGIC
RAM ARRAY
16,384 x 9
32,768 x 9
FLAG
LOGIC
WRITE POINTER
READ POINTER
READ
CONTROL
LOGIC
OUTPUT REGISTER
MRS
PRS
RT
RESET
LOGIC
RCLK
REN
OE
Q
0
-Q
8
4673 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SuperSync is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
2002 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
APRIL 2002
DSC-4673/2
什么是DSP芯片(数字信号处理器)?
DSP芯片,也称数字信号处理器,是一种特别适合于进行数字信号处理运算的微处理器具,其主机应用是实时快速地实现各种数字信号处理算法。根据数字信号处理的要求,DSP芯片一般具有如下主要特点: ......
fighting DSP 与 ARM 处理器
频率捕捉和launchpad 产生pmw遇到的问题
初学msp430, 买了个f149开发板,在网上找了一个频率捕捉的程序代码,部分原代码如下: Cycle=sum/8+sum%8; //TimerA的时钟为8M、将采集数据转化us Cycle*=0.962; //对数据进行补偿 sum为 ......
fo199 微控制器 MCU
用运放做一积分电路遇到的问题
请教各位大侠,如果用运放做一积分电路,用哪一种电容分散性较好?...
lonely 测试/测量
哪位有wincc v6的驱动开发包啊
RT...
zhtwn 嵌入式系统
七种三极管集电极直流电路工作原理分析3
本帖最后由 tiankai001 于 2019-1-8 11:07 编辑 三、负电源供电NPN型三极管典型集电极直流电路之一下图是负电源供电NPN型三极管典型集电极直流电路之一。电路中的Q1是NPN型三极管,-V是负极 ......
tiankai001 模拟电子
【晒“节”味】多彩的冰灯会“唱歌”
在哈尔滨冰雪大世界音乐冰灯前的雪地舞池内,近千中外游客随着音乐共同起舞。据了解,音乐冰灯是冰雪大世界首次尝试的一种冰雪加音乐的景观。随着音乐节奏变化,冰灯会变幻出不同色彩。...
lixiaohai8211 聊聊、笑笑、闹闹

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2295  1842  2043  2820  442  47  38  42  57  9 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved