电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

532SB1134M000DGR

产品描述Oscillator
产品类别无源元件    振荡器   
文件大小230KB,共12页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

532SB1134M000DGR概述

Oscillator

532SB1134M000DGR规格参数

参数名称属性值
Reach Compliance Codeunknown
Base Number Matches1

文档预览

下载PDF文档
Si532
R
EVISION
D
D
U A L
F
R E Q U E N C Y
C
R Y S TA L
O
S C I L L A T O R
(XO )
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
Two selectable output frequencies
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
FS
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si532 dual frequency XO utilizes Silicon Laboratories’ advanced
DSPLL
®
circuitry to provide a low jitter clock at high frequencies. The Si532 is
available with any-rate output frequency from 10 to 945 MHz and select
frequencies to 1400 MHz. Unlike a traditional XO where a different crystal is
required for each output frequency, the Si532 uses one fixed crystal
frequency to provide a wide range of output frequencies. This IC based
approach allows the crystal resonator to provide exceptional frequency
stability and reliability. In addition, DSPLL clock synthesis provides superior
supply noise rejection, simplifying the task of generating low jitter clocks in
noisy environments typically found in communication systems. The Si532 IC
based XO is factory configurable for a wide variety of user specifications
including frequency, supply voltage, output format, and temperature stability.
Specific configurations are factory programmed at time of shipment, thereby
eliminating long lead times associated with custom oscillators.
CLK–
CLK+
(LVDS/LVPECL/CML)
FS
OE
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
(CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
FS
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si532
为什么我的ccs5.2中建立Grace工程时提示需要先安装XDC tools啊?
为什么我的ccs5.2中建立Grace工程时提示需要先安装XDC tools啊?求助...
小鸟一枚 微控制器 MCU
【求助】PNP可以这样做开关吗?
http://i855.photobucket.com/albums/ab112/daition340/MCU/a6892937.jpg 买的单片机开发板的电路图是这样把PNP当作开关来用的 我怎么看着不对呢? 本帖最后由 daition340 于 2010-1-31 12: ......
daition340 模拟电子
AD安全规则
bg10.png 图中的安全规则设置是什么意思,,那位大神能详细说一下 ...
去问问 PCB设计
请问自己怎样增长开发经验?
如题,小弟很无奈,入行没多久,公司也没事可做, 小弟自知技术很不纯熟,请教各位过来人怎么自己增长, 咱这个技术接私活真是自不量力, 但是没有项目经验光看书感觉就是纸上谈兵, 所以真 ......
ytada 嵌入式系统
手机快充检测器,硬件完成了,赶软件在!
抓紧时间了 ...
郝好小小 GD32 MCU
I2C怎么连续写
为什么连续写不进去AT2402呢?大家帮忙看看吧 !谢谢了#include<reg52.h>#include<intrins.h>sbit SCL=P3^0;sbit SDA=P3^1;char tmp,i,*ap;char code table={0x3f , 0x06 , 0x5b , 0x4f ......
skyman_liu 51单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1934  1927  547  128  361  13  40  42  31  24 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved