电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CAT28C65BL-90

产品描述EEPROM, 8KX8, 90ns, Parallel, CMOS, PDIP28, LEAD FREE AND HALOGEN FREE, PLASTIC, DIP-28
产品类别存储    存储   
文件大小418KB,共13页
制造商Catalyst
官网地址http://www.catalyst-semiconductor.com/
标准
下载文档 详细参数 全文预览

CAT28C65BL-90概述

EEPROM, 8KX8, 90ns, Parallel, CMOS, PDIP28, LEAD FREE AND HALOGEN FREE, PLASTIC, DIP-28

CAT28C65BL-90规格参数

参数名称属性值
是否Rohs认证符合
零件包装代码DIP
包装说明DIP, DIP28,.6
针数28
Reach Compliance Codeunknown
ECCN代码EAR99
最长访问时间90 ns
命令用户界面NO
数据轮询YES
耐久性100000 Write/Erase Cycles
JESD-30 代码R-PDIP-T28
JESD-609代码e3
长度36.695 mm
内存密度65536 bit
内存集成电路类型EEPROM
内存宽度8
功能数量1
端子数量28
字数8192 words
字数代码8000
工作模式ASYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织8KX8
封装主体材料PLASTIC/EPOXY
封装代码DIP
封装等效代码DIP28,.6
封装形状RECTANGULAR
封装形式IN-LINE
页面大小32 words
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源5 V
编程电压5 V
认证状态Not Qualified
就绪/忙碌YES
座面最大高度5.08 mm
最大待机电流0.0001 A
最大压摆率0.03 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装NO
技术CMOS
温度等级COMMERCIAL
端子面层Matte Tin (Sn)
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
处于峰值回流温度下的最长时间40
切换位YES
宽度15.24 mm
最长写入周期时间 (tWC)5 ms
Base Number Matches1

文档预览

下载PDF文档
CAT28C65B
CAT28C65B
64K-Bit CMOS PARALLEL EEPROM
FEATURES
I
Fast read access times:
H
GEN
FR
ALO
EE
LE
A
D
F
R
E
E
TM
I
Commercial, industrial and automotive
– 90/120/150ns
I
Low power CMOS dissipation:
temperature ranges
I
Automatic page write operation:
– Active: 25 mA max.
– Standby: 100
µ
A max.
I
Simple write operation:
– 1 to 32 bytes in 5ms
– Page load timer
I
End of write detection:
– On-chip address and data latches
– Self-timed write cycle with auto-clear
I
Fast write cycle time:
– Toggle bit
DATA
polling
– RDY/BUSY
BUSY
I
100,000 program/erase cycles
I
100 year data retention
– 5ms max
I
CMOS and TTL compatible I/O
I
Hardware and software write protection
DESCRIPTION
The CAT28C65B is a fast, low power, 5V-only CMOS
parallel EEPROM organized as 8K x 8-bits. It requires a
simple interface for in-system programming. On-chip
address and data latches, self-timed write cycle with
auto-clear and V
CC
power up/down write protection
eliminate additional timing and protection hardware.
DATA
Polling, a RDY/BUSY pin and Toggle status bits
signal the start and end of the self-timed write cycle.
Additionally, the CAT28C65B features hardware and
software write protection.
The CAT28C65B is manufactured using Catalyst’s
advanced CMOS floating gate technology. It is designed
to endure 100,000 program/erase cycles and has a data
retention of 100 years. The device is available in JEDEC-
approved 28-pin DIP, 28-pin TSOP, 28-pin SOIC or 32-
pin PLCC packages.
BLOCK DIAGRAM
A5–A12
ADDR. BUFFER
& LATCHES
INADVERTENT
WRITE
PROTECTION
ROW
DECODER
8,192 x 8
EEPROM
ARRAY
32 BYTE PAGE
REGISTER
VCC
HIGH VOLTAGE
GENERATOR
CE
OE
WE
CONTROL
LOGIC
I/O BUFFERS
TIMER
DATA POLLING,
TOGGLE BIT &
RDY/BUSY LOGIC
COLUMN
DECODER
I/O0–I/O7
A0–A4
RDY/BUSY
ADDR. BUFFER
& LATCHES
© 2005 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
1
Doc. No. 1009, Rev. E
Doc. No. 1009, Rev. E

推荐资源

热门文章更多

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1844  390  1227  2543  497  38  8  25  52  11 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved