电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

AM28F010A-200JI

产品描述IC,EEPROM,NOR FLASH,128KX8,CMOS,LDCC,32PIN,PLASTIC
产品类别存储    存储   
文件大小465KB,共35页
制造商Cypress(赛普拉斯)
下载文档 详细参数 全文预览

AM28F010A-200JI概述

IC,EEPROM,NOR FLASH,128KX8,CMOS,LDCC,32PIN,PLASTIC

AM28F010A-200JI规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Cypress(赛普拉斯)
Reach Compliance Codecompliant
最长访问时间200 ns
命令用户界面YES
数据轮询YES
JESD-30 代码R-PQCC-J32
内存密度1048576 bit
内存集成电路类型FLASH
内存宽度8
端子数量32
字数131072 words
字数代码128000
最高工作温度85 °C
最低工作温度-40 °C
组织128KX8
封装主体材料PLASTIC/EPOXY
封装代码QCCJ
封装等效代码LDCC32,.5X.6
封装形状RECTANGULAR
封装形式CHIP CARRIER
并行/串行PARALLEL
电源5 V
认证状态Not Qualified
最大待机电流0.0001 A
最大压摆率0.03 mA
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式J BEND
端子节距1.27 mm
端子位置QUAD
切换位YES
类型NOR TYPE
Base Number Matches1

文档预览

下载PDF文档
FINAL
Am28F010A
1 Megabit (128 K x 8-Bit)
CMOS 12.0 Volt, Bulk Erase Flash Memory with Embedded Algorithms
DISTINCTIVE CHARACTERISTICS
s
High performance
— Access times as fast as 70 ns
s
CMOS low power consumption
— 30 mA maximum active current
— 100 µA maximum standby current
— No data retention power consumption
s
Compatible with JEDEC-standard byte-wide
32-pin EPROM pinouts
— 32-pin PDIP
— 32-pin PLCC
— 32-pin TSOP
s
100,000 write/erase cycles minimum
s
Write and erase voltage 12.0 V
±5%
s
Latch-up protected to 100 mA from
–1 V to V
CC
+1 V
s
Embedded Erase Electrical Bulk Chip Erase
— 5 seconds typical chip erase, including
pre-programming
s
Embedded Program
— 14 µs typical byte program, including time-out
— 4 seconds typical chip program
s
Command register architecture for
microprocessor/microcontroller compatible
write interface
s
On-chip address and data latches
s
Advanced CMOS flash memory technology
— Low cost single transistor memory cell
s
Embedded algorithms for completely self-timed
write/erase operations
GENERAL DESCRIPTION
The Am28F010A is a 1 Megabit Flash memory orga-
nized as 128 Kbytes of 8 bits each. AMD’s Flash memo-
ries offer the most cost-effective and reliable read/write
non-volatile random access memory. The Am28F010A
is packaged in 32-pin PDIP, PLCC, and TSOP versions.
It is designed to be reprogrammed and erased in-system
or in standard EPROM programmers. The Am28F010A
is erased when shipped from the factory.
The standard Am28F010A offers access times of as fast
as 70 ns, allowing high speed microprocessors to
operate without wait states. To eliminate bus contention,
the device has separate chip enable (CE#) and output
enable (OE#) controls.
AMD’s Flash memories augment EPROM functionality
with in-circuit electrical erasure and programming. The
Am28F010A uses a command register to manage this
functionality. The command register allows for 100%
TTL level control inputs and fixed power supply levels
during erase and programming, while maintaining
maximum EPROM compatibility.
T h e A m 28 F 0 10 A i s com p a tibl e w i th th e A M D
Am28F256A, Am28F512A, and Am28F020A Flash
memories. All devices in the Am28Fxxx family follow the
JEDEC 32-pin pinout standard. In addition, all devices
Publication#
16778
Rev:
D
Amendment/+2
Issue Date:
May 1998
within this family that offer Embedded Algorithms use
the same command set. This offers designers the flexi-
bility to retain the same device footprint and command
set, at any density between 256 Kbits and 2 Mbits.
AMD’s Flash technology reliably stores memory con-
tents even after 100,000 erase and program cycles. The
AMD cell is designed to optimize the erase and program-
ming mechanisms. In addition, the combination of
advanced tunnel oxide processing and low internal elec-
tric fields for erase and programming operations pro-
duces reliable cycling. The Am28F010A uses a
12.0±5% V
PP
input to perform the erase and program-
ming functions.
The highest degree of latch-up protection is achieved
with AMD’s proprietary non-epi process. Latch-up pro-
tection is provided for stresses up to 100 mA on address
and data pins from –1 V to V
CC
+1 V.
AMD’s Flash technology combines years of EPROM and
EEPROM experience to produce the highest levels of
quality, reliability, and cost effectiveness. The
Am28F010A electrically erases all bits simultaneously
using Fowler-Nordheim tunneling. The bytes are
programmed one byte at a time using the EPROM pro-
gramming mechanism of hot electron injection.

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1793  584  1978  2166  2325  39  25  24  2  27 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved