电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962-8971101LA

产品描述Correlator, 1-Bit, CMOS, CDIP24, 0.300 INCH, SIDE BRAZED, CERAMIC, DIP-24
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小105KB,共16页
制造商Fairchild
官网地址http://www.fairchildsemi.com/
下载文档 详细参数 全文预览

5962-8971101LA概述

Correlator, 1-Bit, CMOS, CDIP24, 0.300 INCH, SIDE BRAZED, CERAMIC, DIP-24

5962-8971101LA规格参数

参数名称属性值
是否Rohs认证不符合
零件包装代码DIP
包装说明DIP, DIP24,.3
针数24
Reach Compliance Codeunknown
ECCN代码3A001.A.2.C
边界扫描NO
最大时钟频率25 MHz
外部数据总线宽度1
JESD-30 代码R-CDIP-T24
JESD-609代码e0
低功率模式NO
端子数量24
最高工作温度125 °C
最低工作温度-55 °C
输出数据总线宽度1
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码DIP
封装等效代码DIP24,.3
封装形状RECTANGULAR
封装形式IN-LINE
峰值回流温度(摄氏度)NOT SPECIFIED
电源5 V
认证状态Not Qualified
筛选级别MIL-STD-883
最大压摆率55 mA
最大供电电压5.5 V
最小供电电压4.5 V
标称供电电压5 V
表面贴装NO
技术CMOS
温度等级MILITARY
端子面层Tin/Lead (Sn/Pb) - hot dipped
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
uPs/uCs/外围集成电路类型DSP PERIPHERAL, CORRELATOR
Base Number Matches1

文档预览

下载PDF文档
www.fairchildsemi.com
TMC2023
CMOS Digital Output Correlator
64-Bit, 25, 30, 35, and 50 MHz
Features
25, 30, 35, and 50 MHz correlation rates
All inputs and outputs TTL compatible
Serial data input, parallel correlation output
Programmable word length
Independently clocked registers
Programmable threshold detection and flag output
Available in 24 pin Ceramic and Plastic DIP, 28-lead
Plastic and Ceramic chip carrier and 28-contact chip
carrier
Available to Standard Military Drawing (SMD)
Pin-Compatible with TDC1023
Output format flexibility
Three-state outputs
Low-power CMOS
Description
The TMC2023 is a monolithic 64-bit correlator with a 7-bit
three-state buffered digital output. This device consists of
three 64-bit independently clocked shift registers, one 64-bit
reference holding latch, and a 64-bit independently clocked
digital summing network. The device is available in versions
capable of 25, 30, 35, and 50 MHz parallel correlation rates.
The 7-bit threshold register allows the user to preload a
binary number from 0 to 64. Whenever the correlation is
equal to or greater than the number in the threshold register,
the threshold flag goes HIGH.
The 64-bit shift mask register (M register) allows the user to
mask or selectively to choose “no compare” bit positions,
thereby accomodating any desired word length.
The reference word is serially shifted into the B register.
Bringing LDR HIGH parallel loads the data into the R refer-
ence latch. This allows the user to serially preload a new ref-
erence word into the B register while correlation is taking
Applications
• Check sorting equipment
• High density recording
• Bar code identification
Block Diagram
CLK S
AIN
CLK A
A1
A2
A64
AOUT
INV
PIPELINED
DIGITAL
SUMMER
(3 STAGES)
7
1
LATCH
TFLG
7
LDR
R1
R2
R64
T REG
7
TS
CLK B
BIN
MIN
CLK M
M1
M2
M64
B1
B2
B64
CLK T
BOUT
MOUT
65-2023-01
IO0-6
Rev. 1.0.0

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2820  1891  2416  1850  2042  44  49  33  56  4 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved