电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61LV25616-8K

产品描述Standard SRAM, 256KX16, 8ns, CMOS, PDSO44, 0.400 INCH, SOJ-44
产品类别存储    存储   
文件大小92KB,共11页
制造商Integrated Silicon Solution ( ISSI )
下载文档 详细参数 全文预览

IS61LV25616-8K概述

Standard SRAM, 256KX16, 8ns, CMOS, PDSO44, 0.400 INCH, SOJ-44

IS61LV25616-8K规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Integrated Silicon Solution ( ISSI )
零件包装代码SOJ
包装说明0.400 INCH, SOJ-44
针数44
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
最长访问时间8 ns
I/O 类型COMMON
JESD-30 代码R-PDSO-J44
JESD-609代码e0
长度28.58 mm
内存密度4194304 bit
内存集成电路类型STANDARD SRAM
内存宽度16
功能数量1
端子数量44
字数262144 words
字数代码256000
工作模式ASYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织256KX16
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码SOJ
封装等效代码SOJ44,.44
封装形状RECTANGULAR
封装形式SMALL OUTLINE
并行/串行PARALLEL
电源3.3 V
认证状态Not Qualified
座面最大高度3.76 mm
最大待机电流0.01 A
最小待机电流3.14 V
最大压摆率0.26 mA
最大供电电压 (Vsup)3.63 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn/Pb)
端子形式J BEND
端子节距1.27 mm
端子位置DUAL
宽度10.16 mm
Base Number Matches1

文档预览

下载PDF文档
IS61LV25616
256K x 16 HIGH SPEED ASYNCHRONOUS
CMOS STATIC RAM WITH 3.3V SUPPLY
FEATURES
• High-speed access time:
— 7, 8, 10, 12, and 15 ns
• CMOS low power operation
• Low stand-by power:
— Less than 5 m
A
(typ.) CMOS stand-by
• TTL compatible interface levels
• Single 3.3V power supply
• Fully static operation: no clock or refresh
required
• Three state outputs
• Data control for upper and lower bytes
• Industrial temperature available
ISSI
®
AUGUST 2000
DESCRIPTION
The
ISSI
IS61LV25616 is a high-speed, 4,194,304-bit static
RAM organized as 262,144 words by 16 bits. It is fabricated
using
ISSI
's high-performance CMOS technology. This highly
reliable process coupled with innovative circuit design tech-
niques, yields high-performance and low power consumption
devices.
When
CE
is HIGH (deselected), the device assumes a standby
mode at which the power dissipation can be reduced down
with CMOS input levels.
Easy memory expansion is provided by using Chip Enable
and Output Enable inputs,
CE
and
OE.
The active LOW Write
Enable (WE) controls both writing and reading of the memory.A
data byte allows Upper Byte (UB) and Lower Byte (LB) access.
The IS61LV25616 is packaged in the JEDEC standard
44-pin 400-mil SOJ, 44-pin TSOP Type II, 44-pin LQFP and
48-pin Mini BGA (8mm x 10mm).
FUNCTIONAL BLOCK DIAGRAM
A0-A17
DECODER
256K x 16
MEMORY ARRAY
VCC
GND
I/O0-I/O7
Lower Byte
I/O8-I/O15
Upper Byte
I/O
DATA
CIRCUIT
COLUMN I/O
CE
OE
WE
UB
LB
ISSI reserves the right to make changes to its products at any time without notice in order to improve design and supply the best possible product. We assume no responsibility for any
errors which may appear in this publication. © Copyright 2000, Integrated Silicon Solution, Inc.
CONTROL
CIRCUIT
Integrated Silicon Solution, Inc. — 1-800-379-4774
Rev. B
09/29/00
1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 893  1064  2606  1705  2244  20  16  58  26  23 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved