电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530DA549M000DGR

产品描述CMOS/TTL Output Clock Oscillator, 549MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别无源元件    振荡器   
文件大小215KB,共12页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 全文预览

530DA549M000DGR概述

CMOS/TTL Output Clock Oscillator, 549MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530DA549M000DGR规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
Reach Compliance Codeunknown
其他特性TAPE AND REEL
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性50%
JESD-609代码e4
制造商序列号530
安装特点SURFACE MOUNT
标称工作频率549 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型CMOS/TTL
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压3.63 V
最小供电电压2.97 V
标称供电电压3.3 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
求救!
那位前辈有PCB生产流程的相关资料,感激不尽....
wuxun 嵌入式系统
ARM裸机编程如何连接C标准库
main.c #include <stdio.h> #include "uart.h" #define GPBCON *(volatile unsigned int*)(0x56000010) #define GPDAT *(volatile unsigned int*)(0x56000014) int delay(unsi ......
liu583685 ARM技术
北京富士康研发待遇
本人本科应届,居然被北京富士康给录了,我想知道那里研发部门干什么的?还有待遇怎样?发展空间怎样? 顺便说一下,面试了,这叫一个快,上午面的试,下午就说我被录了,靠谱吗?...
gaosu0906 工作这点儿事
自己设计低功耗的开发板新例程可以下载!STMF红龙429_RS485
实验名:旺宝-红龙429-RS-485实验 ** KEIL MDK-ARM Standard Version:V5.10 ** 软件库(keil) Version: unused ** 固件库(ST) Version: 1.5.0 ** 使用外设: ** 实验说明: 实验原理: ......
旺宝电子 stm32/stm8
请问7805输出端电压和输入端电压有限制么???
我在网上看到一则消息说:7805的输出端电压应比输入端电压小,还是随便哪边小都可以呀???...
ldfree 嵌入式系统
单电源供电的积分电路问题
我用tlc4502搭了个积分电路,但是发现输出端1脚一直为电源电压。我以为是输出饱和,于是在电容两端并联大电阻,但是电阻从200K一直增加到40M输出端也没有变化。另外,当我去掉输入信号时,反相 ......
gj1987913 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2043  2161  1378  500  1695  42  44  28  11  35 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved