电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962F-0422903QXA

产品描述FPGA, 1536 CLBS, 320640 GATES, CQFP208, CERAMIC, QFP-208
产品类别可编程逻辑器件    可编程逻辑   
文件大小802KB,共40页
制造商Cobham Semiconductor Solutions
下载文档 详细参数 全文预览

5962F-0422903QXA概述

FPGA, 1536 CLBS, 320640 GATES, CQFP208, CERAMIC, QFP-208

5962F-0422903QXA规格参数

参数名称属性值
厂商名称Cobham Semiconductor Solutions
零件包装代码QFP
包装说明CERAMIC, QFP-208
针数208
Reach Compliance Codeunknown
CLB-Max的组合延迟1.01 ns
JESD-30 代码S-CQFP-F208
JESD-609代码e0
长度27.991 mm
可配置逻辑块数量1536
等效关口数量320640
端子数量208
最高工作温度125 °C
最低工作温度-55 °C
组织1536 CLBS, 320640 GATES
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码QFF
封装形状SQUARE
封装形式FLATPACK
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
筛选级别MIL-PRF-38535 Class Q
座面最大高度3.3 mm
最大供电电压2.7 V
最小供电电压2.3 V
标称供电电压2.5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子面层TIN LEAD
端子形式FLAT
端子节距0.5 mm
端子位置QUAD
总剂量300k Rad(Si) V
宽度27.991 mm
Base Number Matches1

文档预览

下载PDF文档
Standard Products
UT6325 RadHard Eclipse FPGA
Data Sheet
December 2006
www.aeroflex.com/RadHardFPGA
FEATURES
0.25μm, five-layer metal, ViaLink
TM
epitaxial CMOS
process for smallest die sizes
One-time programmable, ViaLink technology for
personalization
Typical performance characteristics -- 120 MHz 16-bit
counters, 120 MHz datapaths, 60+ MHz FIFOs
2.5V core supply voltage, 3.3V I/O supply voltage
Up to 320,000 system gates (non-volatile)
I/Os
- Interfaces with 3.3 volt
- PCI compliant with 3.3 volt
- Full JTAG 1149.1 compliant
- Registered I/O cells with individually controlled enables
Radiation-hardened design; total dose irradiation testing to
MIL-STD-883 Test Method 1019
- Total-dose: 300 krad(Si)
- SEL Immune: >120MeV-cm
2
/mg
- LET
TH
(0.25) MeV-cm
2
/mg:
>42 logic cell flip flops
>64 for embedded SRAM
- Saturated Cross Section (cm2) per bit
5.0E-7 logic cell flip flops
2.0E-7 embedded SRAM
Up to 24 dual-port RadHard SRAM modules, organized in
user-configurable 2,304 bit blocks
- 5ns access times, each port independently accessible
- Fast and efficient for FIFO, RAM, and initialized RAM
functions
100% routable with full logic cell utilization and 100% user
fixed I/O
Variable-grain logic cells provide high performance and
100% utilization
Typical logic utilization = 65-80% (design dependent)
Comprehensive design tools include high quality Verilog/
VHDL synthesis and simulation
QuickLogic IP available for microcontrollers, DRAM
controllers, USART and PCI
Packaged in a 208-pin CQFP, 288 CQFP, 484 CCGA, 484
CLGA, 208 PQFP, 280 PBGA, and 484 PBGA
Standard Microcircuit Drawing 5962-04229
- QML qualified
INTRODUCTION
The RadHard Eclipse Field Programmable Gate Array Family
(FPGA) offers up to 320,000 system gates including Dual-Port
RadHard SRAM modules. It is fabricated on 0.25μm five-layer
metal ViaLink CMOS process and contains a maximum of 1,536
logic cells and 24 dual-port RadHard SRAM modules (see
Figure 1 Block Diagram). Each RAM module has 2,304 RAM
bits, for a maximum total of 55,300 bits. Please reference
product family comparison chart on page 2.
RAM modules are Dual Port (one asynchronous/synchronous
read port, one write port) and can be configured into one of four
modes (see Figure 2). Designers can cascade multiple RAM
modules to increase the depth or width allowed in single
modules by connecting corresponding address lines together and
dividing the words between modules (see Figure 3). This
approach allows a variety of address depths and word widths to
be tailored to a specific application.
The RadHard Eclipse FPGA is available in a 208-pin Cerquad
Flatpack, allowing access to 99 bidirectional signal I/O, 1
dedicated clock, 8 programmable clocks and 16 high drive
inputs. Other package options include a 288 CQFP, 484 CCGA
and a 484 CLGA.
Aeroflex uses QuickLogic Corporation’s licensed ESP
(Embedded Standard Products) technology. QuickLogic is a
pioneer in the FPGA semiconductor and software tools field.
1
使用TTL电路应注意的问题
本帖最后由 tiankai001 于 2019-1-2 10:16 编辑 1、TTL电路的电源均采用+5V,因此电源电压不能高于+5.5V。使用时不能将电源与地颠倒错接,否则将会应为电流过大而造成器件损坏。 2、电路 ......
tiankai001 模拟电子
S3C6410的USB通讯小项目外包
S3C6410的USB通讯小项目外包: 硬件:S3C6410开发板(用现成的)软件要求:通过USB线使S3C6410开发板能与PC机通讯下载文件。 说明:其实开发板上的EBOOT已经实现了这个功能,只是没有上位机 ......
wqlcd_911 嵌入式系统
有没有一种传感器可以隔层感应
有没有一种传感器可以隔层感应? 542362 感应位置在A壳另一面,需要透过A壳感应B壳 ...
zhanweiming 测试/测量
请问stm8l怎么画最小系统板呀
才刚学习 不太懂 不知道从哪里下手 ...
yikeyiran stm32/stm8
求助:vmware6.0下Fedora9系统中的minicom设置后接arm没有反应
对vmware6.0下Fedora9系统中的minicom进行设置,波特率115200,无奇偶校验,数据位8,停止位1,设置后显示115200 8N1 保存设置后,连接arm却没有反应 我在xp下用超级终端在同样的设置下可以 ......
tassadar ARM技术
linux常用的一些性能测试工具
原帖不知道在哪,刚看到的,觉得还不错,发上来共享一下 281352 281353 281354 281355 ...
chenzhufly Linux开发

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 708  816  2246  582  1223  15  17  46  12  25 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved