电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61LPS12836A-200TQ

产品描述128KX36 CACHE SRAM, 3.1ns, PQFP100, TQFP-100
产品类别存储    存储   
文件大小163KB,共26页
制造商Integrated Silicon Solution ( ISSI )
下载文档 详细参数 全文预览

IS61LPS12836A-200TQ概述

128KX36 CACHE SRAM, 3.1ns, PQFP100, TQFP-100

IS61LPS12836A-200TQ规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
零件包装代码QFP
包装说明TQFP-100
针数100
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
最长访问时间3.1 ns
其他特性PIPELINED ARCHITECTURE
最大时钟频率 (fCLK)200 MHz
I/O 类型COMMON
JESD-30 代码R-PQFP-G100
JESD-609代码e0
长度20 mm
内存密度4718592 bit
内存集成电路类型CACHE SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量100
字数131072 words
字数代码128000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织128KX36
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP100,.63X.87
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
电源2.5/3.3,3.3 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.07 A
最小待机电流3.14 V
最大压摆率0.2 mA
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn/Pb)
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
IS61(64)LPS12832A
IS61(64)LPS12836A IS61(64)VPS12836A
IS61(64)LPS25618A IS61(64)VPS25618A
ISSI
®
128K x 32, 128K x 36, 256K x 18
4 Mb SYNCHRONOUS PIPELINED,
SINGLE CYCLE DESELECT STATIC RAM
FEATURES
• Internal self-timed write cycle
• Individual Byte Write Control and Global Write
• Clock controlled, registered address, data and
control
• Burst sequence control using MODE input
• Three chip enable option for simple depth
expansion and address pipelining
• Common data inputs and data outputs
• Auto Power-down during deselect
• Single cycle deselect
• Snooze MODE for reduced-power standby
• Power Supply
LPS: V
DD
3.3V + 5%, V
DDQ
3.3V/2.5V + 5%
VPS: V
DD
2.5V + 5%, V
DDQ
2.5V + 5%
• JEDEC 100-Pin TQFP, 119-ball PBGA, and
165-ball PBGA packages
• Automotive temperature available
• Lead Free available
PRELIMINARY INFORMATION
FEBRUARY 2005
DESCRIPTION
The
ISSI
IS61(64)LPS12832A, IS61(64)LPS/VPS12836A
and IS61(64)LPS/VPS25618A are high-speed, low-power
synchronous static RAMs designed to provide burstable,
high-performance memory for communication and network-
ing applications. The IS61(64)LPS12832A is organized as
131,072 words by 32 bits. The IS61(64)LPS/VPS12836A
is organized as 131,072 words by 36 bits. The IS61(64)LPS/
VPS25618A is organized as 262,144 words by 18 bits.
Fabricated with
ISSI
's advanced CMOS technology, the
device integrates a 2-bit burst counter, high-speed SRAM
core, and high-drive capability outputs into a single mono-
lithic circuit. All synchronous inputs pass through regis-
ters controlled by a positive-edge-triggered single clock
input.
Write cycles are internally self-timed and are initiated by
the rising edge of the clock input. Write cycles can be one
to four bytes wide as controlled by the write control inputs.
Separate byte enables allow individual bytes to be written.
The byte write operation is performed by using the byte
write enable (BWE) input combined with one or more
individual byte write signals (BWx). In addition, Global
Write (GW) is available for writing all bytes at one time,
regardless of the byte write controls.
Bursts can be initiated with either
ADSP
(Address Status
Processor) or
ADSC
(Address Status Cache Controller)
input pins. Subsequent burst addresses can be generated
internally and controlled by the
ADV
(burst address
advance) input pin.
The mode pin is used to select the burst sequence order,
Linear burst is achieved when this pin is tied LOW.
Interleave burst is achieved when this pin is tied HIGH or
left floating.
FAST ACCESS TIME
Symbol
t
KQ
t
KC
Parameter
Clock Access Time
Cycle Time
Frequency
250
2.6
4
250
200
3.1
5
200
Units
ns
ns
MHz
Copyright © 2005 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability
arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any
published information and before placing orders for products.
Integrated Silicon Solution, Inc. — 1-800-379-4774
Rev. 00A
10/07/04
1
请问:MATLAB下的m文件怎么改成纯C代码? 急!
请问:MATLAB下的m文件怎么改成纯C代码? 急!...
juxiezuo 嵌入式系统
【玩转ADuCM360】 UART-----芯片由VOCO_2000网友提供
ADuCM360的UART ADuCM360的提供了工业标准的16450UART,并支持DMA传输。当作为UART使用时,异步串口协议支持:5—8位数据位1、2、1位半结束位奇校验、偶校验、无校验波特率可设置为= UCLK/DIV ......
dontium ADI 工业技术
请教一个CAN隔离的问题
最近项目用到CAN,领导要求要隔离,之前没有做过 562004 这是大概画的一个原理图 想请教一下: 黄色部分隔离的电源是要从15V再单独引一路LDO转出来用5V供电吗? 蓝色部分隔离的 ......
Kkk- 模拟电子
教你读电子元器件电路图,实例对比哦
难得一见的磁性元件资料,详细介绍了磁性元件发展过程和变化,还对比了国际与国内知名磁性元件厂商的特点。如日本TDK、日本TOKIN公司、西门子公司、Philips公司、南京898厂等。 http://www.c ......
liumnqti 测试/测量
usart 打印信息丢数据的问题
107上用串口打印数据,第一个字母打印不出来,哪位知道是什么问题? 程序中要打印的是 usart ok , 可每次都把第一个字母 u 丢掉,打印成 sart ok 下面是我的gpio and usart1 的config...
gaokushuai stm32/stm8
VxWorks下读写硬盘分区表
我现在想在vxWorks下实现读写硬盘的分区表,请高手相助,硬盘采用fat32的文件系统...
xxqqxxqq2211523 实时操作系统RTOS

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2267  562  1792  1684  678  10  45  53  27  38 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved