电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962H9656501VXX

产品描述Binary Counter, ACT Series, Synchronous, Positive Edge Triggered, 4-Bit, Bidirectional, CMOS, CDFP16, BOTTOM-BRAZED, CERAMIC, DFP-16
产品类别逻辑    逻辑   
文件大小252KB,共10页
制造商Cobham Semiconductor Solutions
下载文档 详细参数 全文预览

5962H9656501VXX概述

Binary Counter, ACT Series, Synchronous, Positive Edge Triggered, 4-Bit, Bidirectional, CMOS, CDFP16, BOTTOM-BRAZED, CERAMIC, DFP-16

5962H9656501VXX规格参数

参数名称属性值
零件包装代码DFP
包装说明DFP,
针数16
Reach Compliance Codeunknown
ECCN代码3A001.A.1.A
其他特性TCO OUTPUT
计数方向BIDIRECTIONAL
系列ACT
JESD-30 代码R-CDFP-F16
JESD-609代码e0/e4
负载/预设输入YES
逻辑集成电路类型BINARY COUNTER
工作模式SYNCHRONOUS
位数4
功能数量1
端子数量16
最高工作温度125 °C
最低工作温度-55 °C
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码DFP
封装形状RECTANGULAR
封装形式FLATPACK
传播延迟(tpd)22 ns
认证状态Not Qualified
座面最大高度2.921 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子面层TIN LEAD/GOLD
端子形式FLAT
端子节距1.27 mm
端子位置DUAL
总剂量1M Rad(Si) V
触发器类型POSITIVE EDGE
宽度6.731 mm
最小 fmax63 MHz
Base Number Matches1

文档预览

下载PDF文档
Standard Products
UT54ACS191/UT54ACTS191
Synchronous 4-Bit Up-Down Binary Counters
Datasheet
November 2010
www.aeroflex.com/logic
FEATURES
Single down/up count control line
Look-ahead circuitry enhances speed of cascaded counters
Fully synchronous in count modes
Asynchronously presettable with load control
1.2μ
CMOS
- Latchup immune
High speed
Low power consumption
Single 5 volt supply
Available QML Q or V processes
Flexible package
- 16-pin DIP
- 16-lead flatpack
UT54ACS191 - SMD 5962-96564
UT54ACTS191 - SMD 5962-96565
DESCRIPTION
The UT54ACS191 and the UT54ACTS191 are synchronous 4-
bit reversible up-down binary counters. Synchronous counting
operation is provided by having all flip-flops clocked simulta-
neously so that the outputs change coincident with each other
when so instructed. Synchronous operation eliminates the out-
put counting spikes associated with asynchronous counters.
The outputs of the four flip-flops are triggered on a low-to-high-
level transition of the clock input if the enable input (CTEN) is
low. A logic one applied to CTEN inhibits counting. The di-
rection of the count is determined by the level of the down/up
(D/U) input. When D/U is low, the counter counts up and when
D/U is high, it counts down.
The counters feature a fully independent clock circuit. Changes
at control inputs (CTEN and D/U) that will modify the operating
mode have no effect on the contents of the counter until clocking
occurs.
The counters are fully programmable. The outputs may be
preset to either logic level by placing a low on the load input
and entering the desired data at the data inputs. The output will
change to agree with the data inputs independently of the level
of the clock input. The asynchronous load allows counters to
be used as modulo-N dividers by simply modifying the count
length with the preset inputs.
Two outputs have been made available to perform the cascading
function: ripple clock and maximum/minimum (MAX/MIN)
1
count. The MAX/MIN output produces a high-level output
pulse with a duration approximately equal to one complete cycle
of the clock while the count is zero (all outputs low) counting
down or maximum (15) counting up.
PINOUTS
16-Pin DIP
Top View
B
Q
B
Q
A
CTEN
D/U
Q
C
Q
D
V
SS
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
V
DD
A
CLK
RCO
MAX/MIN
LOAD
C
D
16-Lead Flatpack
Top View
B
Q
B
Q
A
CTEN
D/U
Q
C
Q
D
V
SS
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
V
DD
A
CLK
RCO
MAX/MIN
LOAD
C
D
The ripple clock output (RCO) produces a low-level output pulse
under those same conditions but only while the clock input is
low. The counters easily cascade by feeding the RCO to the
enable input of the succeeding counter if parallel clocking is
used, or to the clock input if parallel enabling is used. Use the
MAX/MIN count output to accomplish look-ahead for high-
speed operation.
The devices are characterized over full military temperature
range of -55°C to +125°C.
MSP430F1101A单片机按键及LED的检测程序
主要实现MSP430F1101A单片机的时钟设置及按键对应LED的显示 单片机源程序如下: #include <msp430x11x1.h> int main( void ) { // Stop watchdog timer to prevent time out reset ......
火辣西米秀 微控制器 MCU
ceshell.dll功能是什么?
请教大家个问题: ceshell.dll是做什么的?...
xstlovezxh 嵌入式系统
RS232转485,485再转回232问题。急!!!高手进!在线等待
我们现在做考勤系统,软件已经完成。硬件用rs232读卡器读取卡信息,通过串口传入计算机。现在把读卡器直接连到计算机的串口能够读取到卡信息,但是,由于我们的计算机与读卡器的距离比较远,大 ......
yaschiro 嵌入式系统
IGBT管主要参数
IGBT三极管问世仅20余年,它是功率场效应管与普通双极型(PNP或NPN)管复合后的一种新型半导体器件,即绝缘栅、双极晶体管,简称IGBT管,它综合了场效应管开关速度快、控制电压低和双极晶体管电流 ......
eeleader 工业自动化与控制
请问如何最方便快捷地将FPGA中FIFO的数据导出来?
亲们,由于我往FPGA的FIFO写入了512B的数据,比较多,若直接在Signal Tap II 里面查看,不方便,因为有很多零,个别几个数据是1,我就是想知道这个1到底是出现在第几个字节上的,所以另求其他的 ......
ky0611 FPGA/CPLD
算法问题求解:环形变量如何求平均值
本帖最后由 qiushenghua 于 2014-9-9 18:04 编辑 在工程中遇到了这么个问题: 传感器传递过来的数据误差比较大,为了提高测量精度,需要对传值求平均值。 初步计划对连续采得的5个数求平均 ......
qiushenghua 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2405  950  1861  1008  746  2  10  23  7  16 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved