电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962F0422902MYA

产品描述Field Programmable Gate Array, 1536 CLBs, 320640 Gates, CMOS, CQFP288, CERAMIC, QFP-288
产品类别可编程逻辑器件    可编程逻辑   
文件大小925KB,共38页
制造商Cobham Semiconductor Solutions
下载文档 详细参数 全文预览

5962F0422902MYA概述

Field Programmable Gate Array, 1536 CLBs, 320640 Gates, CMOS, CQFP288, CERAMIC, QFP-288

5962F0422902MYA规格参数

参数名称属性值
厂商名称Cobham Semiconductor Solutions
零件包装代码QFP
包装说明FQFP,
针数288
Reach Compliance Codeunknown
ECCN代码3A001.A.2.C
CLB-Max的组合延迟1.01 ns
JESD-30 代码S-CQFP-G288
JESD-609代码e0
长度40 mm
可配置逻辑块数量1536
等效关口数量320640
端子数量288
最高工作温度125 °C
最低工作温度-55 °C
组织1536 CLBS, 320640 GATES
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码FQFP
封装形状SQUARE
封装形式FLATPACK, FINE PITCH
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度2.42 mm
最大供电电压2.7 V
最小供电电压2.3 V
标称供电电压2.5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子面层TIN LEAD
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
总剂量300k Rad(Si) V
宽度40 mm
Base Number Matches1

文档预览

下载PDF文档
Standard Products
RadHard Eclipse FPGA Family (6250 and 6325)
Advanced Data Sheet
June 2006
www.aeroflex.com/RadHardFPGA
FEATURES
0.25µm, five-layer metal, ViaLink
TM
epitaxial CMOS
process for smallest die sizes
One-time programmable, ViaLink technology for
personalization
150 MHz 16-bit counters, 150 MHz datapaths, 60+ MHz
FIFOs
2.5V core supply voltage, 3.3V I/O supply voltage
Up to 320,000 usable system gates (non-volatile)
I/Os
- Interfaces with 3.3 volt
- PCI compliant with 3.3 volt
- Full JTAG 1149.1 compliant
- Registered I/O cells with individually controlled enables
Radiation-hardened design; total dose irradiation testing to
MIL-STD-883 Test Method 1019
- Total-dose: 300 krad(Si)
- SEL Immune: >120MeV-cm
2
/mg
- LET
TH
(0.25) MeV-cm
2
/mg:
>42 logic cell flip flops
>64 for embedded SRAM
- Saturated Cross Section (cm2) per bit
5.0E-7 logic cell flip flops
2.0E-7 embedded SRAM
Up to 24 dual-port RadHard SRAM modules, organized in
user-configurable 2,304 bit blocks
- 5ns access times, each port independently accessible
- Fast and efficient for FIFO, RAM, and initialized RAM
functions
100% routable with 100% utilization and 100% user fixed
I/O
Variable-grain logic cells provide high performance and
100% utilization
Comprehensive design tools include high quality Verilog/
VHDL synthesis and simulation
QuickLogic IP available for microcontrollers, DRAM
controllers, USART and PCI
Packaged in a 208-pin CQFP, 288 CQFP, 484 CCGA, and
484 CLGA,208 PQFP, 280 PBGA, 484 PBGA
Standard Microcircuit Drawing 5962-04229
- QML qualified
INTRODUCTION
The RadHard Eclipse Field Programmable Gate Array Family
(FPGA) offers up to 320,000 usable system gates including
Dual-Port RadHard SRAM modules. It is fabricated on 0.25µm
five-layer metal ViaLink CMOS process and contains a
maximum of 1,536 logic cells and 24 dual-port RadHard SRAM
modules (see Figure 1 Block Diagram). Each RAM module has
2,304 RAM bits, for a maximum total of 55,300 bits. Please
reference product family comparison chart on page 2.
RAM modules are Dual Port (one asynchronous/synchronous
read port, one write port) and can be configured into one of four
modes (see Figure 2). The RadHard Eclipse FPGA is available
in a 208-pin Cerquad Flatpack, allowing access to 99
bidirectional signal I/O, 1 dedicated clock, 8 programmable
clocks and 16 high drive inputs. Other package options include
a 288 CQFP, 484 CCGA and a 484 CLGA.
Designers can cascade multiple RAM modules to increase the
depth or width allowed in single modules by connecting
corresponding address lines together and dividing the words
between modules (see Figure 3). This approach allows a variety
of address depths and word widths to be tailored to a specific
application.
Aeroflex uses QuickLogic Corporation’s licensed ESP
(Embedded Standard Products) technology. QuickLogic is a
pioneer in the FPGA semiconductor and software tools field.
1
NK.BIN生成时出错,帮忙解决下
下面是错误信息 Error: failed PB timebomb check makeimg: FATAL ERROR: Command returned non-zero exit code 1 (dec). makeimg: FATAL ERROR: Command returned non-zero exit code 1 (de ......
zhangzhenyuan 嵌入式系统
开发环境搭建,是厂家多费点心?还是开发者需要更多的知识。
最近参与了十几款的开发板测评,一路下来,电脑硬盘暴表,桌面IDE找得眼花,建了N个开发环境,虚拟机也装了好几个。基本上拿到一块开发板,从头学习到建好开发环境,最不顺的需一个星期,但 ......
lugl4313820 聊聊、笑笑、闹闹
请教,功放输出波形比输入波形相位差了180多。是咋回事呢?
输入波形起始相位时0度,输出变成了180度了。是杂回事呢?谢谢 。 442901 ...
justbxz 无线连接
学习STM32,必学滴答定时器
一个正常运行的电路系统需要一个时基,这个时基就好似人的心脏。在STM32系统中,充当这个时基的东东,我们称之为“系统滴答定时器”,英文名为Systick Time. 我们在51系列芯片的编程中,通 ......
ANTELETRON ARM技术
来看看老外搞的廉价冲锂电线路!
老外也喜欢便宜货啊! 500) {this.resized=true; this.width=500; this.alt='这是一张缩略图,点击可放大。按住CTRL,滚动鼠标滚轮可自由缩放';this.style.cursor='hand'}"> 500) {this.resized= ......
zbz0529 电源技术
各位大侠推荐一本51单片机的教材
我明年就学51单片机,回家想自学一下,能麻烦各位大侠推荐一本自学教材吗!!!谢谢谢谢了!!!...
aleksoft 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1905  1668  418  2821  229  39  34  9  57  5 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved