电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CAT24WC32KA-TE13REVD

产品描述EEPROM, 4KX8, Serial, CMOS, PDSO8, 0.210 INCH, EIAJ, SOIC-8
产品类别存储    存储   
文件大小408KB,共12页
制造商Catalyst
官网地址http://www.catalyst-semiconductor.com/
下载文档 详细参数 全文预览

CAT24WC32KA-TE13REVD概述

EEPROM, 4KX8, Serial, CMOS, PDSO8, 0.210 INCH, EIAJ, SOIC-8

CAT24WC32KA-TE13REVD规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Catalyst
零件包装代码SOIC
包装说明SOP,
针数8
Reach Compliance Codeunknown
ECCN代码EAR99
最大时钟频率 (fCLK)0.1 MHz
JESD-30 代码R-PDSO-G8
JESD-609代码e0
长度5.3 mm
内存密度32768 bit
内存集成电路类型EEPROM
内存宽度8
功能数量1
端子数量8
字数4096 words
字数代码4000
工作模式SYNCHRONOUS
最高工作温度105 °C
最低工作温度-40 °C
组织4KX8
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE
并行/串行SERIAL
峰值回流温度(摄氏度)240
认证状态Not Qualified
座面最大高度2.03 mm
串行总线类型I2C
最大供电电压 (Vsup)6 V
最小供电电压 (Vsup)2.5 V
标称供电电压 (Vsup)3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层TIN LEAD
端子形式GULL WING
端子节距1.27 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度5.25 mm
最长写入周期时间 (tWC)10 ms
Base Number Matches1

文档预览

下载PDF文档
Not Recommended for New Design,
Replace with CAT24C32
CAT24WC32/64
32K/64K-Bit I
2
C Serial CMOS EEPROM
FEATURES
s
400 KHz I
2
C bus compatible*
s
1.8 to 5.5 volt read and write operation
s
Cascadable for up to eight devices
s
32/64-Byte page write buffer
s
Self-timed write cycle with auto-clear
s
8-pin DIP or 8-pin SOIC
s
Schmitt trigger inputs for noise protection
s
Commercial, industrial, automotive and
extended automotive temperature ranges
s
Write protection
– Entire array protected when WP at V
IH
s
1,000,000 Program/erase cycles
s
100 year data retention
DESCRIPTION
The CAT24WC32/64 is a 32K/64K-bit Serial CMOS
E
2
PROM internally organized as 4096/8192 words of 8
bits each. Catalyst’s advanced CMOS technology sub-
stantially reduces device power requirements. The
CAT24WC32/64 features a 32-byte page write buffer.
The device operates via the I
2
C bus serial interface and
is available in 8-pin DIP or 8-pin SOIC packages.
PIN CONFIGURATION
DIP Package (P, L, GL)
A0
A1
A2
VSS
1
2
3
4
8
7
6
5
VCC
WP
SCL
SDA
BLOCK DIAGRAM
EXTERNAL LOAD
DOUT
ACK
VCC
VSS
WORD ADDRESS
BUFFERS
COLUMN
DECODERS
256
SENSE AMPS
SHIFT REGISTERS
SOIC Package (J, W, K, X, GW, GX)
A0
A1
A2
VSS
1
2
3
4
8
7
6
5
VCC
WP
SCL
SDA
SDA
START/STOP
LOGIC
E
2
PROM
XDEC 128/256 128/256 X 256
WP
CONTROL
LOGIC
PIN FUNCTIONS
Pin Name
A0, A1, A2
SDA
SCL
WP
V
CC
V
SS
Function
Device Address Inputs
Serial Data/Address
Serial Clock
Write Protect
+1.8V to +5.5V Power Supply
Ground
SCL
A0
A1
A2
STATE COUNTERS
SLAVE
ADDRESS
COMPARATORS
24WC32/64 F02
DATA IN STORAGE
HIGH VOLTAGE/
TIMING CONTROL
* Catalyst Semiconductor is licensed by Philips Corporation to carry the I
2
C Bus Protocol.
© Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
1
Doc. No. 1039, Rev. G

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 760  2531  2881  752  2608  16  51  59  53  40 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved