电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V25761YSA183BGG

产品描述Cache SRAM, 128KX36, 3.3ns, CMOS, PBGA119, 22 X 14 MM, GREEN, PLASTIC, MS-028AA, BGA-119
产品类别存储    存储   
文件大小327KB,共21页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

71V25761YSA183BGG概述

Cache SRAM, 128KX36, 3.3ns, CMOS, PBGA119, 22 X 14 MM, GREEN, PLASTIC, MS-028AA, BGA-119

71V25761YSA183BGG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码BGA
包装说明BGA, BGA119,7X17,50
针数119
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
最长访问时间3.3 ns
其他特性PIPELINED ARCHITECTURE
最大时钟频率 (fCLK)183 MHz
I/O 类型COMMON
JESD-30 代码R-PBGA-B119
JESD-609代码e1
长度22 mm
内存密度4718592 bit
内存集成电路类型CACHE SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量119
字数131072 words
字数代码128000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织128KX36
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA119,7X17,50
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源2.5,3.3 V
认证状态Not Qualified
座面最大高度2.36 mm
最大待机电流0.03 A
最小待机电流3.14 V
最大压摆率0.34 mA
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Silver/Copper (Sn/Ag/Cu)
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间30
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
128K X 36
IDT71V25761YS/S
3.3V Synchronous SRAMs
2.5V I/O, Pipelined Outputs,
Burst Counter, Single Cycle Deselect
Features
128K x 36 memory configuration
Supports high system speed:
Commercial:
– 200MHz 3.1ns clock access time
Commercial and Industrial:
– 183MHz 3.3ns clock access time
– 166MHz 3.5ns clock access time
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW), byte write
enable (BWE), and byte writes (BWx)
3.3V core power supply
Power down controlled by ZZ input
2.5V I/O
Optional - Boundary Scan JTAG Interface (IEEE 1149.1
Compliant)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball
grid array
Description
The IDT71V25761 are high-speed SRAMs organized as 128K x 36.
The IDT71V25761 SRAMs contain write, data, address and control
registers. Internal logic allows the SRAM to generate a self-timed write
based upon a decision which can be left until the end of the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V25761 can provide four cycles of data for
a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will be pipelined for one
cycle before it is available on the next rising clock edge. If burst mode
operation is selected (ADV=LOW), the subsequent three cycles of output
data will be available to the user on the next three rising clock edges. The
order of these three addresses are defined by the internal burst counter
and the
LBO
input pin.
The IDT71V25761 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and 165 fine pitch ball grid array (fBGA).
Pin Description Summary
A
0
-A
17
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Asynchronous
Synchronous
N/A
N/A
5297 tbl 01
1
©2010 Integrated Device Technology, Inc.
MAY 2010
DSC-5297/05
Wince 5.0 如何设置使文件夹选项-->高级设置项不选中
Wince 5.0 如何设置使文件夹选项-->高级设置项不选中 默认是选中的,修改那些地方可以使其不选中? 什么值设为0?...
wu1239 嵌入式系统
要进行LCD IC开发,需要什么知识
要进行LCD IC开发,需要什么知识?或许学习曲线顺序?...
flyingzero 嵌入式系统
这句话是什么意思啊
if(RxCounter1==NbrOfDataToRead1){/*DisabletheUSART1Receiveinterrupt*/USART_ITConfig(USART1,USART_IT_RXNE,DISABLE);}...
wanghai8521 stm32/stm8
MSP430G2553 Launchpad 调试的问题 谢谢啦 请大神指教啊……
#include "msp430g2553.h" #include "intrinsics.h" #define uint unsigned int uint temp1,temp2,D=0; int main( void ) { WDTCTL = WDT_ADLY_1000; IE1 |=WDTIE; P2DIR = 0xff ......
我去啊 微控制器 MCU
SensorTile.box---1、开箱
本帖最后由 lbbook 于 2020-4-19 23:36 编辑 期待已久的SensorTile.box已经到手,下面先来开箱: 首先是未开封正反面,包装简洁环保: 471433471438 打开透明塑料壳,简单的开始说 ......
lbbook ST MEMS传感器创意设计大赛专区
新手移植uCOSii到STM32F107遇到问题求助
最近在移植uCOS-II,官网下载了Micrium_uC-Eval-STM32F107_uCOS-II,demo里面包含的工程是Flah模式的,而我自己建的工程只有Debug跟Release模式。因为Debug模式仿真运行有问题,Flash模式没有问 ......
tiaohan stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2620  553  2096  2251  2068  53  12  43  46  42 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved