电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

514LCCXXXXXXAAGR

产品描述Clock Generator, 125MHz, CMOS, PDSO6, 5 X 7 MM, ROHS COMPILANT PACKAGE-6
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小268KB,共32页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

514LCCXXXXXXAAGR概述

Clock Generator, 125MHz, CMOS, PDSO6, 5 X 7 MM, ROHS COMPILANT PACKAGE-6

514LCCXXXXXXAAGR规格参数

参数名称属性值
零件包装代码SOIC
包装说明SON,
针数6
Reach Compliance Codeunknown
ECCN代码EAR99
JESD-30 代码R-PDSO-N6
长度7 mm
端子数量6
最高工作温度85 °C
最低工作温度-40 °C
最大输出时钟频率125 MHz
封装主体材料PLASTIC/EPOXY
封装代码SON
封装形状RECTANGULAR
封装形式SMALL OUTLINE
认证状态Not Qualified
座面最大高度1.8 mm
最大供电电压1.89 V
最小供电电压1.71 V
标称供电电压1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式NO LEAD
端子节距2.54 mm
端子位置DUAL
宽度5 mm
uPs/uCs/外围集成电路类型CLOCK GENERATOR, OTHER
Base Number Matches1

文档预览

下载PDF文档
Si514
A
N Y
-F
REQUENCY
I
2
C P
R OG R A MM A B L E
X O ( 1 0 0 k H
Z
Features
TO
250 M H
Z
)
Programmable to any frequency
from 100 kHz to 250 MHz
0.026 ppb frequency tuning
resolution
Glitch suppression on OE, power
on and frequency transitions
1 ps phase jitter (rms, max)
2- to 4-week lead times
Total stability includes 10-year
aging
Comprehensive production test
coverage includes crystal ESR and
DLD
On-chip LDO for power supply
noise filtering
3.3, 2.5, or 1.8 V operation
Differential (LVPECL, LVDS,
HCSL) or CMOS output options
Optional integrated 1:2 CMOS
fanout buffer
Industry standard 5 x 7 and
3.2 x 5 mm packages
–40 to 85
o
C operation
Si5602
Ordering Information:
See page 25.
Pin Assignments:
See page 24.
Applications
All-digital PLLs
DAC+ VCXO replacement
SONET/SDH/OTN
3G-SDI/HD-SDI/SDI
Datacom
Industrial automation
FPGA/ASIC clock generation
FPGA synchronization
SDA
SCL
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Description
The Si514 user-programmable I
2
C XO utilizes Silicon Laboratories' advanced PLL
technology to provide any frequency from 100 kHz to 250 MHz with programming
resolution of 0.026 parts per billion. The Si514 uses a single integrated crystal and
Silicon Labs’ proprietary DSPLL synthesizer to generate any frequency across this
range using simple I
2
C commands. Ultra-fine tuning resolution replaces DACs and
VCXOs with an all-digital PLL solution that improves performance where
synchronization is necessary or in free-running reference clock applications. This
solution provides superior supply noise rejection, simplifying low jitter clock
generation in noisy environments. Crystal ESR and DLD are individually
production-tested to guarantee performance and enhance reliability.
The Si514 is factory-configurable for a wide variety of user specifications, including
startup frequency, I
2
C address, supply voltage, output format, and stability. Specific
configurations are factory-programmed at time of shipment, eliminating long lead
times and non-recurring engineering charges associated with custom frequency
oscillators.
Functional Block Diagram
Preliminary Rev. 0.9 3/11
Copyright © 2011 by Silicon Laboratories
Si514
EEWORLD大学堂----FPGA访问HPS存储器实验
FPGA访问HPS存储器实验:https://training.eeworld.com.cn/course/2097FPGA访问HPS存储器实验...
chenyy FPGA/CPLD
bmp位图文件格式
要是把点阵形成一个bmp位图的形式(纯黑白的不要别的颜色)文件格式,需要怎么实现呢?我的邮箱liuqiang007008@126.com...
u0no1 嵌入式系统
GaAs多频段数控0-360度移相器
本文介绍了一种可以复盖1JI-},L,S和C波段的GaAs单片有源移相器.该装里与一个900混合藕合电路结合、能产生以11. 25阶跃的,从0-90的相移,窄波段使用时,数控相移误差在20以内,而在频率从1 ^-8G ......
JasonYoo 模拟电子
数字滤波器滤除电子测量系统中工频及其谐波干扰的研究
数字滤波器滤除电子测量系统中工频及其谐波干扰的研究...
feifei FPGA/CPLD
baobao
heihei ...
SUMMER20051203 单片机
wince 5.0 NK.BIN下载问题
我要将NK.bin下载至硬件,使用以太网口,目前遇到问题是: 通过超级终端控制设备发送bootme信息,使用sniffer抓包可以见到发来的bootme包。 但是在pb上就是建立不上连接,而且我以前还正常地 ......
tomlinson 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2230  652  1355  572  1691  30  57  34  18  8 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved