电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

532RB1417M000GR

产品描述Oscillator
产品类别无源元件    振荡器   
文件大小204KB,共12页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

532RB1417M000GR概述

Oscillator

532RB1417M000GR规格参数

参数名称属性值
Reach Compliance Codeunknown
Base Number Matches1

文档预览

下载PDF文档
Si532
D
U A L
F
R E Q U E N C Y
C
R Y S TA L
O
S C I L L A T O R
(XO )
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
Two selectable output frequencies
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
FS
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si532 dual frequency XO utilizes Silicon Laboratories’ advanced
DSPLL
®
circuitry to provide a low jitter clock at high frequencies. The Si532 is
available with any-rate output frequency from 10 to 945 MHz and select
frequencies to 1400 MHz. Unlike a traditional XO where a different crystal is
required for each output frequency, the Si532 uses one fixed crystal
frequency to provide a wide range of output frequencies. This IC based
approach allows the crystal resonator to provide exceptional frequency
stability and reliability. In addition, DSPLL clock synthesis provides superior
supply noise rejection, simplifying the task of generating low jitter clocks in
noisy environments typically found in communication systems. The Si532 IC
based XO is factory configurable for a wide variety of user specifications
including frequency, supply voltage, output format, and temperature stability.
Specific configurations are factory programmed at time of shipment, thereby
eliminating long lead times associated with custom oscillators.
CLK–
CLK+
(LVDS/LVPECL/CML)
FS
OE
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
(CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
FS
OE
GND
Rev. 1.0 7/06
Copyright © 2006 by Silicon Laboratories
Si532
TSB41
我想要四相四拍步进电机的相关资料,知道的,分享一下,谢谢!...
TSB41 单片机
华为技术手册
华为技术手册...
wh2008 单片机
接口4线的SWIM,仿真环境IAR,怎么查看寄存器的值
为什么我的程序在运行后,我查看寄存器的值都是0啊,看不到变化。 比如我查看寄存器PE_ODR的值,程序暂停后,我watch寄存器PE_ODR的值总是为0x00,而实际上我用示波器测的话,是0xaa, ......
lihaifeng15 stm32/stm8
Open1081 softap+TCP UDP echo
本帖最后由 小麦克 于 2014-11-16 13:44 编辑 为下面的项目做准备,调通Open1081的softap和TCP,UDP收发。 发现一个问题,softap不能设置密码(wifi_key),设置之后StartNetwork返回-1。 ......
小麦克 无线连接
基于FPGA的嵌入式系统设计
可编程片上系统设计是一个崭新的、富有生机的嵌入式系统设计技术研究方向。本文在阐述可编程逻辑器件特点及其发展趋势的基础上,探讨了智力产权复用理念、基于嵌入式处理器内核和xilinx FPGA的S ......
frozenviolet FPGA/CPLD
从事s3c6410开发的朋友进来签个名,方便以后大家交流
产品规格: 1. 处理器与内存 ? CPU:S3C6410,主频667M ? RAM:128M ? FLASH:1Gbit ? MicroSD卡扩展,最大支持8G 2. 显示器与触摸屏 ? LCD:800*480 TFT 液晶屏 ? 尺寸:7.0英寸 ? 色 ......
laoting 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1019  569  2275  2298  51  4  26  45  22  47 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved