电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72V291L10TF8

产品描述FIFO, 128KX9, 6.5ns, Synchronous, CMOS, PQFP64, SLIM, TQFP-64
产品类别存储    存储   
文件大小238KB,共26页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT72V291L10TF8概述

FIFO, 128KX9, 6.5ns, Synchronous, CMOS, PQFP64, SLIM, TQFP-64

IDT72V291L10TF8规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
零件包装代码QFP
包装说明SLIM, TQFP-64
针数64
Reach Compliance Codenot_compliant
ECCN代码EAR99
最长访问时间6.5 ns
最大时钟频率 (fCLK)100 MHz
周期时间10 ns
JESD-30 代码S-PQFP-G64
JESD-609代码e0
长度10 mm
内存密度1179648 bit
内存集成电路类型OTHER FIFO
内存宽度9
湿度敏感等级3
功能数量1
端子数量64
字数131072 words
字数代码128000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织128KX9
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码LFQFP
封装等效代码QFP64,.47SQ,20
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE, FINE PITCH
并行/串行PARALLEL
峰值回流温度(摄氏度)240
电源3.3 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.015 A
最大压摆率0.055 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间20
宽度10 mm
Base Number Matches1

文档预览

下载PDF文档
3.3 VOLT CMOS SuperSync FIFO™
65,536 x 9
131,072 x 9
.EATURES:
IDT72V281
IDT72V291
Choose among the following memory organizations:
IDT72V281
65,536 x 9
IDT72V291
131,072 x 9
Pin-compatible with the IDT72V261/72V271 SuperSync FIFOs
10ns read/write cycle time (6.5ns access time)
Fixed, low first word data latency time
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable
settings
Retransmit operation with fixed, low first word data
latency time
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of two preselected offsets
Program partial flags by either serial or parallel means
Select IDT Standard timing (using
EF
and
FF
flags) or First Word
Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
Independent Read and Write clocks (permit reading and writing
simultaneously)
Available in the 64-pin Thin Quad Flat Pack (TQFP) and the 64-pin
Slim Thin Quad Flat Pack (STQFP)
High-performance submicron CMOS technology
Industrial Temperature Range (-40°C to + 85°C) is available
DESCRIPTION:
The IDT72V281/72V291 are exceptionally deep, high speed, CMOS
First-In-First-Out (FIFO) memories with clocked read and write controls.
These FIFOs offer numerous improvements over previous SuperSync
FIFOs, including the following:
The limitation of the frequency of one clock input with respect to the other has
been removed. The Frequency Select pin (FS) has been removed, thus
it is no longer necessary to select which of the two clock inputs, RCLK or
WCLK, is running at the higher frequency.
The period required by the retransmit operation is now fixed and short.
The first word data latency period, from the time the first word is written to an
empty FIFO to the time it can be read, is now fixed and short. (The variable
clock cycle counting delay associated with the latency period found on
previous SuperSync devices has been eliminated on this SuperSync family.)
.UNCTIONAL BLOCK DIAGRAM
WEN
WCLK
D
0
-D
8
LD SEN
INPUT REGISTER
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
WRITE CONTROL
LOGIC
RAM ARRAY
65,536 x 9
131,072 x 9
FLAG
LOGIC
WRITE POINTER
READ POINTER
OUTPUT REGISTER
MRS
PRS
READ
CONTROL
LOGIC
RT
RESET
LOGIC
RCLK
REN
OE
Q
0
-Q
8
4513 drw 01
SuperSyncFIFO is a trademark and the IDT logo is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGE
1
2001
Integrated Device Technology, Inc.
APRIL 2001
DSC-4513/1
企业竞争战略与IT技术应用
:@ 目前中国已经成为世界生产制造大国,“中国制造”在国际上逐渐崛起。中国拥有广大的消费市场,低廉的劳动力成本和较强的生产能力,以及完善的工业配套设施,这是制造业快速发展的土壤。在过 ......
liudong2008lldd 无线连接
USB HOST不加载文件系统?
再开一贴,一定要把这个问题弄明白. 总结下问题:  我用的是OTG的驱动,现在直接将otg接口的ID脚接地,注册表中作了相应设置,只作HOST用. 现在情况是,通过打印消息,可以探测到U盘(FAT32)的 ......
exact0755 嵌入式系统
2440开发板+7寸LCD,触摸屏无法校正问题。
刚刚在网上搜了一下,发现很多网友也遇到同样的问题,主要表现为“在触摸屏按定不放时,笔下的区域有方框不停的跳动”。 原来在win ce下校正时,更出现需要不停校正的问题,后来通过下面的方法 ......
hxje_12 嵌入式系统
如何实现信号延时(上升沿同步,但下降沿延迟几个时钟出现)?
解决方法: PROC_ADJ_VSYNCS: process (CLK_IN,CLK)--可实现信号线延时 variable VAR_VSYNC_CNT: std_logic_vector(3 downto 0):= "0000"; constant CONST_VSYNC_CNT_MAX: std_logic_vec ......
eeleader FPGA/CPLD
一种基于FM20L08的温度测试仪
1 引言  高温测试仪主要用于加热过程中的温度跟踪测量和数据采集,通过对测试数据进行系统分析,研究炉内的温度分布和温差变化规律,分析影响加热质量的主要因素,对加热炉加热过程和加热制度进行 ......
测试/测量

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 436  2336  2655  553  1645  33  7  4  31  17 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved